# Digital Logic PhD Qualifying Exam Review Session

December, 2016

# Boolean Algebra

#### Algebra with 0's and 1's

• 
$$X + 0 = X$$

• 
$$X + 1 = 1$$

• 
$$X * 0 = 0$$

#### Idempotent Laws

• 
$$X + X = X$$

#### Complement Laws

• 
$$X + /X = 1$$

• 
$$X * /X = 0$$

## Boolean Algebra

#### • Dual:

- 1  $\rightarrow$  0
- $\bullet$  +  $\rightarrow$  -

$$X + 0 = X \rightarrow X * 1 = X$$

$$X + 1 = 1 \rightarrow X * 0 = 0$$

$$X + /X = 1 \rightarrow X * /X = 0$$

#### DeMorgan's Laws

• 
$$\backslash (X + Y + Z) = \backslash X * \backslash Y * \backslash Z$$

• 
$$(X * Y * Z) = X + Y + Z$$

#### Consensus Theorem

## Logic Gates





| INPUT |   | ОИТРИТ         |               |              |  |
|-------|---|----------------|---------------|--------------|--|
| А     | В | A <b>AND</b> B | A <b>OR</b> B | <b>NOT</b> A |  |
| 0     | 0 | 0              | 0             | 1            |  |
| 0     | 1 | 0              | 1             | 1            |  |
| 1     | 0 | 0              | 1             | 0            |  |
| 1     | 1 | 1              | 1             | 0            |  |

## More Logic Gates

- Active High
  - High Voltage (1) is TRUE
- Active Low
  - Low Voltage (0) is TRUE

- Active Low to bubble = match
- Active High to bubble = mismatch
- Bubbles do not change logic



## Number Systems

• Base 10:  $541 = 5*10^2 + 4*10^1 + 1*10^0$ 

• Base 2:  $0101 = 0*2^3 + 1*2^2 + 0*2^1 + 1*2^0$ 

## Conversion between systems

#### Decimal to Binary

- 1. Brute Force -- "Count it out"
- 2. Divide by 2 remainder becomes binary (least to most significant)

#### Decimal to Hex

- 1. Convert to Binary then groups of 4 bits
- 2. Divide by 16 -- remainder becomes hex (least to most significant)

#### Decimal to Octal

- 1. Convert to Binary then groups of 3 bits
- 2. Divide by 8 -- remainder becomes octal (least to most significant)

## Signed Number Representations

- Signed Magnitude:
  - MSB gives sign
  - 1000 0101 = -5
- 1's Complement:
  - if MSB is 1 flip bits and apply minus sign
  - If MSB is 0 do nothing, positive
  - 1111 1100 (flipped = 0000 0011) = -3
- 2's Complement
  - if MSB is 1 flip bits, add 1, and apply minus sign
  - 1111 1101 (flipped + 1 = 0000 0011) = -3

# Alternate 2's Complement Solution

• 2's Complement:

•1011

1. Flip Bits: 0100

2. Add 1: 0101

3. Interpret: -5

• 2's Complement:

## Arithmetic

• Think back to basic arithmetic in base 10

• Let's just do some problems

## SOP, POS, and K-Maps

- SOP
  - XY + YZ
- POS
  - (X+Y)(Y+Z)
- K-Map
  - Truth table to K-Map form
  - Equation to K-Map

## Decoder

Maps binary input to decimal output



## Encoder

Maps decimal input to binary output



| Inputs |       |       | Outputs |       |       |
|--------|-------|-------|---------|-------|-------|
| $D_3$  | $D_2$ | $D_1$ | $D_0$   | $Q_1$ | $Q_0$ |
| 0      | 0     | 0     | 1       | 0     | 0     |
| 0      | 0     | 1     | 0       | 0     | 1     |
| 0      | 1     | 0     | 0       | 1     | 0     |
| 1      | 0     | 0     | 0       | 1     | 1     |
| 0      | 0     | 0     | 0       | Х     | Χ     |
|        |       |       |         |       |       |

## Mux

• Multiple input, single output selection device

We can implement logic equations using multiplexers - example



## SR Latch

NOR and NAND configurations



| S | R | Q     | Q     |
|---|---|-------|-------|
| 0 | 0 | latch | latch |
| 0 | 1 | 0     | 1     |
| 1 | 0 | 1     | 0     |
| 1 | 1 | 0     | 0     |



# Flip-Flops

| FLIP-FLOP NAME | FLIP-FLOP SYMBOL      | CHARACTERISTIC TABLE                                           | CHARACTERISTIC<br>EQUATION                | EXCITATION TABLE |         |          |   |
|----------------|-----------------------|----------------------------------------------------------------|-------------------------------------------|------------------|---------|----------|---|
| SR             | S Q                   | S R Q(next) 0 0 Q                                              |                                           | <b>Q</b> 0       | Q(next) | <b>S</b> | R |
|                |                       | 0 0 Q<br>0 1 0 Reset                                           | $Q_{(next)} = S + R'Q$ $SR = 0$           | 0                | 1       | 1        | 0 |
|                |                       |                                                                |                                           | 1                | 0       | 0        | 1 |
|                | K G                   | 1 1 ?                                                          |                                           | 1                | 1       | X        | 0 |
|                |                       | J K Q(next)                                                    | $Q_{(next)} = JQ' + K'Q$ $Q_{(next)} = D$ | Q                | Q(next) | J        | K |
|                | J Q<br>>CIK<br>— K Q' | 0 0 Q Hold                                                     |                                           | 0                | 0       | 0        | X |
| JK             |                       | 0 1 0 Reset                                                    |                                           | 0                | 1       | 1        | X |
|                |                       | 1 0 1 Set<br>1 1 0 7 Toggle                                    |                                           | 1                | 0       | X        | 0 |
|                |                       |                                                                |                                           | 1                |         | Α        |   |
|                | D Q  CIk  Q'          | D         Q(next)           0         0           1         1  |                                           | Q                | Q(next) | )        | D |
| D              |                       |                                                                |                                           | 0                | 0       |          | 0 |
|                |                       |                                                                |                                           | 0                | 1       |          | 1 |
|                |                       |                                                                |                                           | 1                | 0       |          | 0 |
|                |                       |                                                                |                                           | •                | -       |          | • |
| Т              | T Q — CIk — Q'        | T                                                              | $Q_{(next)} = TQ' + T'Q$                  | Q                | Q(next) | )        | T |
|                |                       | T         Q(next)           0         Q           1         Q' |                                           | 0                | 0 1     |          | 0 |
|                |                       |                                                                |                                           | 1                | 0       |          | 1 |
|                |                       |                                                                |                                           | 1                | 1       |          | 0 |

Delay

Toggle

## Design a Counter Example

• Count 7, 0, 3 using J-K Flip Flop and T-FF

### State Machines

- Moore Machines
  - Output only depends on current state
- Mealy Machine
  - Output depends on current state and input
  - Asynchronous
- Example: Detect sequence 010\*1

## **ASM Diagrams**

- Rectangle:
  - State box
  - Outputs go inside
- Diamond
  - Decision box, follows state box
  - Conditional Branch
  - Inputs go inside
- Oval:
  - Conditional (Mealy) outputs
  - Outputs go inside, asynchronous

- Examples:
  - Detect sequence 010\*1
  - Washing Machine

## Registers

Just a collection of Flip-Flops

- Example:
  - Design 4-bit shift register with the following specs
    - Global enable
    - Asynchronous reset to 1010
    - We can give 4-bit input
    - Shift left and wrap
    - Shift right and sign extend