# ECEN 749 – Lab Report

Lab Number: 1

Lab Title: Using the Vivado

**Section Number: 601** 

Student's Name: Quy Truong Van

Student's UIN: 132005189

Lab Date: 01/24/2023

TA: Kushagra Gupta

## **Purpose/Introduction**

This lab is to get students to review Vivado, Verilog, and procedure to design hardware and program FPGA. Students write Verilog to utilize LEDs, DIP Switches, and Buttons to design simple counter, clock divider, and Jackpot. This lab is important step to review all basic of Vivado, Verilog, and FPGA at the start of the semester.

#### **Procedure**

- 1. Get familiar with Vivado and design a switch.v that will turn on the LEDs corresponding to the DIP Switch in the same column.
  - a. Choose the right FPGA xc7z010clg400-1
  - b. Create and design switch.v with 4 inputs are DIP Switches and 4 outputs are 4 LEDs
  - c. Design XDC for switch.v
  - d. Generate bitstream to program FPGA, then demo it to TA
- 2. Implement 4-bit counter that will go up when pressing the Button one and go down when pressing the button two.
  - a. Design counter following the design requirement including clock.
  - b. Modifying XDC file to add clock signal at the rate of 125 MHz which used for counter
  - c. Add clock divider to slow down the clock cycle which product visible to human eyes.
  - d. Demo to TA
- 3. Design a Jackpot with one-hot encoding sequence.
  - a. Design the Jackpot to run one-hot encoding sequence in normal speed that eye can distinguish states.
  - b. Design the DIP Switch so that when turning it on as the same time the corresponding LED glow will glow all 4 LEDs.
  - c. Demo to TA

### Result

All demos are approved by TA.

1. Switch

This code (Figure 1) use blocking assignment, LEDS will reflect the value of SWITCHES immediately. As long as the Switch is on, the corresponding LED will be on.

### 2. 4-bit Counter

Non-blocking and blocking assignments are both used in this design (Figure 2). Before, going to the counter, the clock is divided into slow clock used Counter theory. The Slow clock cycle will be equal to 2<sup>n</sup> the original clock. In this case, n = 26. With that slow clock, the counter going up and down can be visible. In every positive edge of slow clock, if BTNO on and BTN1 off, the counter going up. BTNO off and BTN1 on will let counter going down. Other cases will not change the counter. At the end, LEDs reflect the state of the counter using blocking assignment.

#### 3. Jackpot

First version is Figure 3 in Appendix. In this code, Clock is divided to have a slow clock first. When Reset button is pushed, the Counter will turn to 0. In normal execution, if either Switch is on, the LEDs will stop running. If the

Switch is turn back off, the LEDs will keep running in the normal manner. If the Switch is on at the same moment the corresponding LED is on, 4 LEDs will be on. To start over, the switch needs to be off, and the Reset button needs to be pushed.

Even though this code meets the basic requirements of the lab, and the demo was approved by TA, the design needs to be improved. When the switch is on, if switch does not match the LED, the LED can keep running, but it is not the case in this design.

To implement that feature, edge detector is required to catch the edge moment the switch is on so that even if the switch stays on, the LED keep running will not glow 4 LEDs on. The upgraded version in Figures 4 and 5 will do that.

In this version (Figures 4 and 5), edge detector was designed to has catch the edge and let it stay for at least 2 clock cycle.

Testbench (Figure 6) of the upgraded version shows that if edge detector is 1, Switches at 2 match the LEDs at 2, then LEDs will change to f (4'b1111) till the Reset is pushed. After that, even the switch is on, there is no edge detected, the LEDs run in normal manner until the Switches change to 4'b1000 matching the LEDs at 4'b1000, along with the edge detect is 1, the LEDs turns to 4'b1111 after 1 clock cycle.

Even the upgraded version looks good on simulation, the Jackpot programmed on FPGA was hard to win. The Jackpot with super slow clock signal was not been verified due to the unknown error in my Vivado that does not allow me to do testbench with clock divider properly.

#### Conclusion

This lab provides students a good review of Vivado, Verilog, and FPGA. This lab not only gives students detail instructions to use Vivado, and program FPGA, but also guide students to how write Verilog step by step. This lab also let student practice critical thinking by asking students design Jackpot, a challenging assignment, requiring multiple side modules like clock divider and edge detector.

#### Questions

a. How are the user buttons wired on the ZYBO Z7-10 board (i.e. what pins on the FPGA do each of them correspond to and are the signals pulled up and down)? You will have to consult Master XDC file for this information

There are 4 buttons BTN0, BTN1, BTN2, and BTN3 respectively corresponding to 4 pins K18, P16, K19, and Y16. The signals are pulled down according to the Figure 7 got from Zybo Z7 Reference Manual. 4 buttons are switches which is closed when buttons are pushed. A voltage of 3.3 V will go through closed circuit to send signal to corresponding pin.

b. What is the purpose of an edge detection circuit and how should it have been used in this lab?

The purpose of edge detection circuit is to catch the rising moment (like the positive clock edge) of a signal. In this lab, edge detection was used to detect the switch raising signal, so that even after the switch has been staying on, the LED turn on later corresponding to the Switch will not reach the win state (4'b1111).

## **Appendix**



Figure 1: Switch

```
Go to file · · ·
  $$ main → ecen449_lab / Lab1 / lab1.srcs / sources_1 / new / four_bit_counter.v
 Quy Truong Van update clock divider
                                                                                                                             As 1 contributor
  48 lines (32 sloc) 872 Bytes
                                                                                                                                     1 `timescale 1ns / 1ps
    3 module four_bit_counter(LEDS, Clk, BTN);
           // Declare inputs,output
           output wire [3:0] LEDS:
          input wire [1:0] BTN;
          reg [3:0] Count;
   11
           wire ClkOut;
   13
14
           initial Count = 4'b0000;
   16
17
           clock_divider cd1(ClkOut, Clk);
   18
          always@(posedge ClkOut) begin
            if (BTN[0] && !BTN[1]) begin
           Count <= Count + 1;
end
else if (BTN[1] && :BTN[0]) begin
Count <= Count - 1;
end
else begin
Count :
   20
   21
   22
   24
25
           Count <= Count;
   26
27
   28
   29
   31
           assign LEDS = Count;
   32
   33 endmodule
   35 module clock_divider(ClkOut, ClkIn);
   37
           output wire ClkOut;
           parameter n = 26;
   42
           reg [n:0] Count;
   43
           always@(posedge ClkIn)
            Count <= Count + 1;
   47
              assign ClkOut = Count[n];
   48 endmodule
Give feedback
```

Figure 2: 4-bit Counter

Figure 3: Jackpot first version

```
jackpot.v* × jackpot_tb.v × edge_detector.v × Untitled 15
  D:/TAMU/Spring23/ECEN449/ecen449_lab/Lab1/lab1.srcs/sources_1/new/jackpot.v
  Q 💾 | ← | → | X | 🛅 | 🛅 | X | // | 🖩 | ♀ |
            timescale lns / lps
           //module jackpot(LEDS, Clk, SWITCHES, Rst, pe_switch, edg_dect, sum_switch, SlowClk);
   4 🖨
           module jackpot(LEDS, Clk, SWITCHES, Rst);
   5 🗦
   6
               // Declare inputs.output
   7 🖨
               output wire [3:0] LEDS;
   8
               input wire [3:0] SWITCHES;
              input wire Clk;
  10
               input wire Rst;
  11
  12
              wire [3:0] pe;
  13
               wire [3:0] pe_switch;
  14
               wire edg_dect;
  15
               wire sum_switch;
  16
               wire SlowClk;
  17
  18 🖯
              reg [3:0] currentState;
  19
               reg [3:0] nextState;
  20
               clock_divider cd2(.ClkOut(SlowClk), .ClkIn(Clk));
  22 🖒
  23
               assign sum_switch = SWITCHES[0] | SWITCHES[1] | SWITCHES[2] | SWITCHES[3];
  2.4
  25
               initial currentState = 4'b00001;
  26
  27
               always@(posedge Clk) begin
  28
                   if (Rst)
       0
  29
                       currentState <= 4'b0001:
  30
                   else
       0
  31
                      case (currentState)
  32
  33
                               if (pe_switch[0])
  34
                                   currentState <= 4'bl111;
  35
                               else
  36
                                   currentState <= 4'b0010;
       0
  37
                           4'b0010:
  38
                               if (pe_switch[1])
  39
                                   currentState <= 4'blll1;
  40
                               else
  41
                                  currentState <= 4'b0100:
       0
                           4'b0100 :
  42
  43
                               if (pe_switch[2])
       0
  44
                                   currentState <= 4'bl111;</pre>
       0
  45
  46
                                  currentState <= 4'b1000;
       0
  47
                           4'b1000 :
  48
                               if (pe_switch[3])
       0
  49
                                   currentState <= 4'bl111;</pre>
  50
       0
  51
                                   currentState <= 4'b0001;
      0
                          4'b1111 :
52
53
                              if (sum_switch)
54
                                 currentState <= 4'b1111;</pre>
      0
55
                                  currentState <= 4'b0001;
57
      0
                      endcase
58
              end
      0
59
      0
60
              edge_dectector edge0(SWITCHES[0], Clk, pe_switch[0]);
61
62
              edge_dectector edgel(SWITCHES[1], Clk, pe_switch[1]);
63
              edge_dectector edge2(SWITCHES[2], Clk, pe_switch[2]);
64
             edge_dectector edge3(SWITCHES[3], Clk, pe_switch[3]);
65
66
67
             assign edg_dect = pe_switch[0] || pe_switch[1] || pe_switch[2] || pe_switch[3];
68
69
             assign LEDS = currentState;
70
71 🖨
          endmodule
```

Figure 4: Upgraded Jackpot

```
jackpot.v *
           x jackpot_tb.v
                           × edge_detector.v * × Untitled 15
D:/TAMU/Spring23/ECEN449/ecen449_lab/Lab1/lab1.srcs/sources_1/new/edge_detector.v
                         Q
1
          `timescale lns / lps
3 🖯
         module edge_dectector(Signal, Clk, Pe);
 4
             input Signal;
             input Clk;
5
             output Pe;
7
8
             reg delaySignal;
9
             reg delaySignal2;
10
             reg delaySignal3;
11
12 🖯 🔘
            always@(Clk) begin
     \circ
13
                 delaySignal <= Signal;</pre>
     \circ
14
                 delaySignal2 <= delaySignal;</pre>
     0
15
                delaySignal3 <= delaySignal2;
16 🖯
             end
17
18
19
             assign Pe = (Signal & ~delaySignal) ^ (delaySignal & ~delaySignal2);
20
21 🗀
         endmodule
```

Figure 5: Edge Detector for upgraded Jackpot.



Figure 6: Jackpot testbench for upgrade version



Figure 7: Zybo Z7 Buttons Circuit