## **Chapter 2 - Memory**

Previously, we learnt about the ALU. It takes in two operands, along with an opcode and outputs a single value along with a overflow/zero/negative flag. We notice that this whole block is purely combinational - that it doesn't depend on previous inputs - it does not use memory. But this is not the case with a lot of components. We definitely NEED memory for our CPU to function and since our goal is to understand everything from the transistor level, we should ask ourselves - how can we make transistors "remember" data? To answer this question, lets look at two particular structures - an AND gate and an OR gate with feedback as seen below.



These two structures can be used to remember 0 and 1 respectively. If we input a 1 into an OR gate, the output will remain 1 no matter what the next input is - the AND gate is similar with 0. But these structures are not much use on their own, as once set they cannot be reset. We can solve this problem by combining the two to form a Set-Reset latch - this is a structure that can be 'Set' to remember a 1 but can also be reset by setting the 'Reset' line high.



The problem with this structure becomes pretty obvious if we try to set both 'Set' and 'Reset' high. We do not get a fixed defined behavior here - referred to as a race condition. We can take this one step higher now, to obtain a gated latch which fixes this problem.



The structure of a Gated Latch is slightly more complex but this functions in a way such that the data is only sent to output if write-enable is high. If we want to remember a value at a particular time, we can set write enable low at that instant as the data would be stored at the output then until write enable is high again.

A gated latch does not have the problem of race conditions and is relatively simple and is therefore perfect for storing memory. A single gated latch can remember one bit of data but if we connect multiple, we can remember multiple bits of data and they become more useful. For instance, we can put 8 of these in parallel with

all the write enables connected together as below. This gives us the ability to store 8 bits, making this a 8 bit register!



We have all heard of registers and seeing how simple they really are is fascinating. But there is still one problem with them - the sheer amount of wires required - we need 8 wires for input, 8 for output and 1 one write enable, and this is only for storing 8 bits - one byte! If we want to store a gigabyte for example, this would not be efficient. This leads us to making adjustments to this structure to facilitate these requirements.

First of all, instead of arranging these gated latches parallelly we can arrange them in a matrix and access them via row and column. This would let us pack more latches into a small space with less wires. We can start off with this basic structure using two decoder to select the latch based on row and column.



Secondly, instead of having two separate wires for data in and out, we can combine the two into one data wire and implement a read enable as well. In this way, the data line will an input if write enable is high and an output if read enable is high.



We can also add an AND gate with the 'Write enable' and 'Read enable' lines and the decoders to make sure that the data is only received by latch that we require.

Performing this, in addition to connecting the data lines and the enable lines, will result in the following structure.



This can be simplified into a block for scalability purposes.



We are still accessing only one bit here via the data line - we know that we need to access 8 bits at least as computers deal in bytes not bits. Thereby, our next natural step would be to place 8 of these blocks in parallel and connect the wires. This would enable us to write/read bytes.



Bringing this all together into one block with its inputs and outputs gives us a very familiar structure - the RAM! In particular, static RAM as we use latches with logic gates in this manner.



The width of the address bus determines how many gated latches are present.

An address bus that is n bits wide can store up to  $2^n$  gated latches and thereby  $2^n$  bytes can be managed.

And there it is - we have memory!