# All Together: Instruction Memory + Arithmetic Machine

Lab 4 debrief – Timing and control will come back in a big way for exam 3 and when we discuss pipelining. Exam 2 (FSMs) is around the corner

Office hours | pm +oday

Discussion section timeliness

9/20 Clicker data not recorded...grrrr

Handout has 2 pages, grab both

# **Today's lecture**

- Instructions control the datapath
  - Instruction Memory
  - Program Counter (PC) is the address unit for instruction memory
  - Adder
- Putting all together
  - Arithmetic unit to work

# What will Q[3:0] be during the next clock cycle?



mod-16 Lounter



## Previously...

Register-to-register arithmetic instructions use the R-type format.



Instructions with immediates all use the I-type format.

ori \$7, \$2, 0x00ff

| ор     | rs     | rt     | immediate |
|--------|--------|--------|-----------|
| 6 bits | 5 bits | 5 bits | 16 bits   |

#### Where are the instructions my program executes?

```
myprogram.c

void main() {
  int a = 0;
  int b = a+5;
}

gcc myprogram.c

  a.out
```

To look at the assembly code of a.out:

```
$ objdump -d a.out
```

The instructions executed by the program are in the .text section:

```
.text
main:
  addi $1, $0, 5
```

# Programs require memory structures that are much larger than register files

Register file







#### Programs are stored in an instruction memory

We will read the memory but not modify it

.text
main:
-addi \$1, \$0, 5
sub \$2, \$1, \$3

| Address    | Data |  |  |
|------------|------|--|--|
| 0x00000000 | addi |  |  |
| 0x00000001 | •    |  |  |
| 0x00000002 |      |  |  |
| 0x00000003 |      |  |  |
| 0x00000004 |      |  |  |
| 0x00000005 |      |  |  |
| 0x00000006 |      |  |  |
| 0x00000007 |      |  |  |
|            |      |  |  |
|            |      |  |  |
| 0xFFFFFFD  |      |  |  |
| 0xFFFFFFE  |      |  |  |
| OxFFFFFFF  |      |  |  |

#### The instruction memory is byte addressable

- Addresses are 32-bits
  - # addresses: 2<sup>32</sup> = 4 G
- Each address contains 1 byte
  - Instructions occupy four contiguous locations
- Memory stores 4Gbytes

Instructions - 32 Sits



#### MIPS instructions start at an address that is divisible by 4

0, 4, 8 and 12 are valid instruction addresses.

1, 2, 3, 5, 6, 7, 9, 10 and 11 are *not* valid instruction addresses.



#### A special register called Program Counter (PC) contains the address of the next instruction to execute



#### Use an adder to increment PC to the next instruction



# Redrawn to match the MIPS diagram



#### i>clicker

Why aren't 2 LSbs provided?

- a) Bug in the slide
- b) Memory is only 230 big
- c) Bits [1:0] are always 2'b00
- d) Velociraptors ate them



MIPS
datapath with
a controlling
instruction
memory and
program
counter



## Example

My program

**Assembly** 

What value will be stored in register 7 at the end of the program?

- a) -7
- b) 3
- c) 5
- d)8
- e) 10

### Example



#### My program

\$3 = 10

\$5 = -7

\$7 = \$3 + \$5

#### **Assembly**

Answer A addi \$3, \$0, 0x000A subi \$5, \$0, 0x0007 add \$7, \$3, \$5 Answer B addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF9 add \$7, \$3, \$5 Answer C addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF8 add \$7, \$3, \$5 Answer D add \$3, \$0, 0x000A sub \$5, \$0, 0x0007 add \$7, \$3, \$5

# Example

#### My program

\$3 = 10 \$5 = -7 \$7 = \$3 + \$5

#### **Assembly**

addi \$3, \$0, 0x000A addi \$5, \$0, 0xFFF9 add \$7, \$3, \$5

opcode funct add 0x00 0x20 addi 0x08

#### Machine code

b) 00011 c) 00101

a) 00000



8 51451

Little Endian - Least significant bits (little end) go first

Assembly: addi \$3, \$0, 0x000A

Machine: 0x2003000A

Assembly: addi \$5, \$0, 0xFFF9

Machine: 0x2005FFF9

Assembly: add \$7, \$3, \$5

Assembly: 0x00C53820

Instruction Memory

**Address** 

| 0x00000000 | X OA |
|------------|------|
| 0x0000001  | とひひ  |
| 0x00000002 | × 03 |
| 0x00000003 | ×20  |
| 0x00000004 | XF9  |
| 0x0000005  | XFF  |
| 0x00000006 | 205  |
| 0x00000007 | ×20  |
| 0x00000008 |      |
| 0x00000009 |      |
| 0x000000A  |      |
| 0x000000B  |      |
| 0x000000C  |      |
| 0x000000D  |      |
|            | ·    |

# Big Endian – Most significant bits (big end) go first

Assembly: addi \$3, \$0, 0x000A

Machine: 0x2003000A

Assembly: /addi,\$5,\$0,0xFFF9

Machine: 0x2005FFF9

Assembly: add \$7, \$3, \$5

Assembly: 0x00C53820

|                          | Instruction |            |      |
|--------------------------|-------------|------------|------|
| Address                  | Memory      |            |      |
| 0x00000000               |             | . 14       |      |
| 0x0000001                |             | i clicker. |      |
| 0x00000002               |             |            |      |
| 0x00000003               |             | Α          | В    |
| 0x00000004               | x20         | 0x20       | 0xF9 |
| 0x <del>0</del> 00000005 |             | 0x05       | 0xFF |
| 0x0000000                |             | 0xFF       | 0x05 |
| 0x0000000                |             | 0xF9       | 0x20 |
| 0x00000008               |             |            |      |
| 0x00000009               |             |            |      |
| 0x0000000A               |             |            |      |
| 0x000000B                |             |            |      |
| 0x000000C                |             |            |      |
| 0x000000D                |             |            |      |



