# Cache performance and memory access patterns

### Today's lecture

- Trade-offs between cache-size, block-size, associativity and performance (miss rate)
- Predicting Cache Performance from Code
  - Memory access patterns
  - Cache hit analysis for a given address stream

### Most real architectures split instruction and data caches

- Pro: No structural hazard between IF & MEM
  - A single-ported, unified cache stalls fetch during load or store
- Con: Static partitioning of cache between instructions & data
  - Bad if working sets unequal: e.g., code/DATA or CODE/data



Most real architectures use multiple levels of

caches

Trade-off between access time & hit rate

- L1 cache focuses on fast access time (with okay hit rate)
- L2 cache focuses on good hit rate (with okay access time)





### **Example cache statistics from Opteron**



- 64 kB
- 64 byte blocks
- 2-way set associative
- 2 cycle access time
- L2 Cache:
  - 1 MB
  - 64 byte blocks
  - 4-way set associative
  - 16 cycle access time (total, not just miss penalty)
- Memory
  - 200+ cycle access time

# Tradeoffs between cache parameters are evaluated experimentally

- General goal is to minimize miss rate
- Will look at examples on the following slides
- We will do some cache simulations on the MP's.

Remember: miss rate is the number of misses per memory access

### Predict associativity vs. miss rate

Increasing associativity will

- a) Decrease the miss rate
- b) Increase the miss rate
- c) Have mixed results

# Increasing associativity generally improves miss rates at the cost of hardware complexity

Each set has more blocks, so there's less chance of a conflict between two addresses which both belong in the same set.



#### Predict cache size vs. miss rate

Increasing cache size will

- a) Decrease the miss rate
- b) Increase the miss rate
- c) Have mixed results

### Increasing cache size also generally improves miss rates

• The larger a cache is, the lower chance of conflict.



#### Predict block size vs. miss rate

Increasing block size will

- a) Decrease the miss rate
- b) Increase the miss rate
- c) Have mixed results

# Small blocks do not take advantage of spatial locality

 But if cache blocks get too big relative to the cache size, they increase conflicts



### Cache Size Relationships

- NUM\_BLOCKS = NUM\_SETS \* NUM\_BLOCKS/SET\_\_\_32
- CACHE\_SIZE = NUM\_BLOCKS,\* BLOCK\_SIZE



2-way set associative, 512 sets, 32B blocks



- CACHE\_SIZE = a) 32B
  - b) 512B
  - c) 1KB
  - d) 16KB
  - e) 32KB イ ニノリング

\$11

### **Code -> Address stream (Example)**

- How many loads/stores are there in this piece of code?
- What is the stream of addresses generated?

We can estimate the miss rate based on the

address stream

Address stream: A, A+4, A+8, A+12, A+16, A+20, A+24, A+28, A+32, A+36, A+40, A+44, A+48, A+52, A+56, A+60, A+64, A+68, ...

 Direct-mapped cache, 1024 x 32B blocks (total size: 32,768B)

• What is the miss rate if the stream is smaller than the cache (i.e., SIZE is smaller than 1032 x 32)?

> 1 miss / 8 agresses 1/8 miss rate

| M<br>ACoj | 1+<br>SACC | H<br>) 2      | Ça | /-/<br>chę | H          | H       | H<br>7 |
|-----------|------------|---------------|----|------------|------------|---------|--------|
| 11/       |            |               |    |            |            |         | []     |
| A (8)     | AL9)       | (+<br>) A (M) | 11 | 17         | 13         | 14      | 15     |
| 16        | 17         | 14            |    | 11         | 21         | H<br>ZZ | 423    |
| M         | Н          | 11            | H  | Н          | <i>H</i> / | H       | 1+     |
|           |            |               |    |            |            |         |        |
|           |            |               |    |            |            |         |        |
|           |            |               |    |            |            |         |        |
|           |            |               |    |            |            |         |        |

### i>clicker question

- Address stream: A, A+4, A+8, A+12, A+16, A+20, A+24, A+28, A+32, A+36, A+40, A+44, A+48, A+52, A+56, A+60, A+64, A+68, ...
- Direct-mapped cache, 1024 x 32B blocks (total size: 32,768B)
- What is the miss rate if the stream is greater than the cache?
  - a) >1/8 b) 1/8 c) <1/8

#### Cache



 $\bullet$ 

### Adjacent memory blocks go to adjacent cache sets

Assume that A = 0x00010038

```
A = 0 \times 00010038 = 0001 0000 0000 0011 1000
A+4 = 0 \times 0001003c = 0001 0000 0000 0011 1100
A+8 = 0 \times 00010040 = 0001 0000 0000 0100 0000
A+12 = 0 \times 00010044 = 0001 0000 0000 0100 0100
...
A+40 = 0 \times 0001005c = 0001 0000 0000 0101 1100
A+44 = 0 \times 00010060 = 0001 0000 0000 0110 0000
```

1024 x 32B Blocks -> 5 bit block offset, 10-bit set index

### Estimate the miss rate for a two-way set-associative cache with the same number of blocks

- Address stream: A, A+4, A+8, A+12, A+16, A+20, A+24, A+28, A+32, A+36, A+40, A+44, A+48, A+52, A+56, A+60, A+64, A+68, ...
- Cache: Two-way set associative, 512 sets, 32B blocks (same size)

| LRY |    | 1/     |      |         | H      | 1-1  | 4      | H      |
|-----|----|--------|------|---------|--------|------|--------|--------|
| LRU | >× | <br> t | 2 11 | 3<br>14 | Ч<br>Н | 5 14 | 6<br>H | 7<br>H |
| LRU | S  |        |      |         |        |      |        |        |
| TRU | M  | 11     | 1+   | 1+      | 11     | H    | H      | 11     |

| LRU | M        |    |    |    |    |        |    | -      |
|-----|----------|----|----|----|----|--------|----|--------|
|     | 513<br>M | 11 | И  | 1+ | 11 | 4      | H  | Н      |
| LRV | 8<br>M   | 4  | 10 | 11 | 12 | n<br>H | 14 | 5<br>H |
| LRU | M        |    |    |    |    |        |    | 1      |

## Stride length is the amount we increment over an array

• If STRIDE = 2, what is the stream of addresses generated?

A, A+8, A+16, A+24

#### What is the miss rate for a stride length of 2?

```
int A[SIZE], total = 0;
total += A[i];
```

Cache: 2-way SA, 512 sets, 32B blocks

a) 1/32 b) 1/16 c) 1/8 d) 1/4 e) Not enough info

| Y  | RU | M<br>14 | 1+    | 18    | 20 |  |
|----|----|---------|-------|-------|----|--|
|    | Ru | 22      | NY NY | 14 26 | 28 |  |
| L  | RU |         |       |       |    |  |
| Lj | 27 |         |       |       |    |  |

| LRU        |      |     |      |         |  |
|------------|------|-----|------|---------|--|
|            |      |     |      | . 1     |  |
| LRU        |      | (S) | A(2) | H4)     |  |
| LRY<br>TRY | A(6) | 17  | 10   | H<br>12 |  |

# Strided access generally increases the miss rate because it reduces spatial locality

```
int A[SIZE], total = 0;
for (int i = 0 ; i < SIZE ; i += STRIDE) { // STRIDE != 1
    total += A[i];
}</pre>
```

In general, two scenarios:

STRIDE < CACHE BLOCK SIZE



STRIDE >= CACHE BLOCK SIZE

|   | M   | 9          |    |    | 8 |  |  |
|---|-----|------------|----|----|---|--|--|
| - | Ard | <b>/</b> M |    |    |   |  |  |
|   |     | 9          | >  |    |   |  |  |
|   |     |            | 18 | Μ  |   |  |  |
|   |     |            |    | 27 |   |  |  |

# The miss rate of strided access can be expressed mathematically

• Miss Rate = MIN(1, DATA\_SIZE\*STRIDE / CACHE\_BLOCK\_SIZE)

### Nested loops create temporal locality in data access

```
int A[SIZE], total = 0;
for (int j = 0; j < N; j ++) {
     for (int i = 0; i < SIZE; i ++) {
          total += A[i];
```

What does stream of addresses look like?

Mftsizeof(int)\*SIZE < CACHE\_SIZE and N is large, what is the miss rate?



# If the data structure is too big, we lose temporal locality

```
int A[SIZE], total = 0;
for (int j = 0 ; j < N ; j ++) {
    for (int i = 0 ; i < SIZE ; i ++) {
        total += A[i];
    }
}</pre>
```

What does stream of addresses look like?



If sizeof(int)\*SIZE >= 2\*CACHE\_SIZE and N is large, what is the miss rate?

$$\sim \frac{1}{8}$$
 miss

rate



# Performance depends on both the cache and data structure properties

```
int A[SIZE], total = 0;
for (int j = 0; j < N; j ++) {
     for (int i = 0; i < SIZE; i ++) {
           total += A[i];
CACHE_SIZE <= sizeof(int)*SIZE <= 2*CACHE_SIZE
                            Array >= 2*Cache
 Array < Cache
```



Non-linear access of arrays sacrifices temporal

and spatial locality

```
int A[SIZE], total = 0;
for (int j = 0; j < 4; j ++) {
    for (int i = 0; i < SIZE; i += 4) {
        total += A[i+j];
    }
}</pre>
```

What does stream of addresses look like?

A(O), A(Y) A(B), A(I2O), ...

A(I0), A(S0), A(I0), A(I13)...

What is the miss rate?

### **General Reuse Questions**

Is the data still in the cache when reuse occurs?Temporal Locality

Special case: Does all of the data fit in the cache?

i>clicker, how do linked lists perform on a

cache?

```
struct list_t { int data, struct list_t *next };
for (struct list_t *I = list_head; I != NULL; I = I->next) {
   total += I->data;
```

Assume a 2-way SA cache with 512 sets, 32B blocks.

If the list is 1000 elements long, how many misses per iteration of the loop?

- a) 1 b)  $\frac{1}{4}$  c)  $\frac{1}{8}$  d) 0 e) not enough info

### i>clicker Multiple Data Structures

```
int A[SIZE], B[SIZE];
for (int i = 0; i < SIZE; i ++) {
```

What is the stream of addresses generated?



Assume a direct-mapped cache with 1024 32B blocks. Assume sizeof(int)\*SIZE >> CACHE SIZE.

How many cache misses per iteration of the loop?

- a) 2 b) 1 c) 1/4 d) 1/8 e) not enough info

### What addresses map to the same set?

- Multiples of the set size.
- SET\_SIZE = NUM\_SETS \* BLOCK\_SIZE
  - Also SET\_SIZE = CACHE\_SIZE / NUM\_BLOCKS/SET
- Examples:
  - Direct-mapped, 1024 32B blocks
  - 2-way SA, 512 sets, 32B blocks

### Cache Analysis Questions

- How big is each data item? (how many fit in a cache block?)
- Is there data reuse or use of data in the same cache block?
- Is the data/block still in cache when reuse occurs?
  - How big is the data relative to the cache?
  - Is there aliasing (cache conflicts) that is problematic?
- Some useful relationships:

Strides: miss rate = MIN(1, sizeof(data) \* stride/BLOCK SIZE)

Adjacent blocks in memory -> adjacent sets

Addresses A, A+BLOCK\_SIZE\*NUM\_SETS are in the same set