# Digital Lab 3:

# Experiment5:

Analog-to-Digital Converter Control Circuit

Date: 2023/11/23

Class: 電機三全英班

Group: Group 11

Name: B103105006 胡庭翊

# I. Block Diagram

# Structure:



# Function:



# Descriptions:

# 1. Inputs:

The inputs are 50MHz clock set by the board, 1 bit of eoc, and 8 bits of data, where the data and eoc are connected to the

ADC0809 IC so the result of the input value will depend on the 10k thermistor designed in our circuit.



#### 2. Outputs:

The outputs are clock, ale, start, and two 7-segment outputs. The output clock frequency is of 50kHz generated from the 50MHz to 50kHz frequency divider.

And the ale and start are the last two bits of output of AD Controller.

- 3. 50kHz Frequency Divider: Convert the 50MHz input down into 50kHz.
- 4. 10Hz Frequency Divider: Convert the 50MHz input down into 10Hz.
- 5. AD Controller: Control the conversion process of the ADC0809 and send sampling signals to the display circuit.
- 6. Dff8: Latch the data from AD-Dff88.
- 7. AD-Dff8: Latch the data signal sent from the ADC0809.
- 8. 7 Segment Decoder1: Output the first bit data into hexadecimal number.
- 9. 7 Segment Decoder2: Output the second bit data into hexadecimal number.

#### II. Frequency Divider

#### A. Verilog Code and Comment

#### 1. 10Hz

```
module divb10Hz(clkin, reset, clkout);

input clkin, reset;
output reg clkout;
reg [31:0] count;
wire [31:0] divn, divnh;

assign divn= 32'd5000000;//50MHz/5000000=10Hz
assign divnh= divn>>1;//define divnh to be half of divn

always@(posedge clkin) //while clkin is in posedge
begin

if((count>=divn)||(reset)) //if counter is larger than the specified period of time
count<=1; //restart the counter
else
count<=count+1; //otherwise keep counting
end

always@(negedge clkin) //wile clkin is in negedge
clkout= (count<= divnh)?1:0;
//output of the frequncy diveder is 1 while counting from 1 to the half period, otherwise is 0
endmodule
```

#### 2. 50kHz

```
module divb50kHz(clkin, reset, clkout);
input clkin, reset;
output reg clkout;
reg [31:0] count;
wire [31:0] divn, divnh;
assign divn= 32'd1000;//50MHz/1000=50kHz
assign divnh= divn>>1;//define divnh to be half of divn

always@(posedge clkin) //while clkin is in posedge

begin
if((count>=divn)||(reset)) //if counter is larger than the specified period of time count<=1; //restart the counter
else count<=count+1; //otherwise keep counting
end

always@(negedge clkin) //wile clkin is in negedge
clkout= (count<= divnh)?1:0;
//output of the frequncy diveder is 1 while counting from 1 to the half period, otherwise is 0
endmodule</pre>
```

#### B. Simulation

The code of 10Hz and 50kHz frequency divider are approximately the same, the only difference of the two is its frequency division ratio.

Hence, to simulate, we replace both of the frequency division ratio 32'd5000000 and 32'd1000 into 32'd4 in order to make the simulation better be seen:

```
assign divn= 32'd4;
```

After modifying, we generate a frequency divider that can convert the input frequency into 1/4 times of the frequency.



When clkin is in posedge, the value of count will be varied, while if reset is 1 at this moment, then 1 will be assigned into count.

When clkin is in negedge, clkout will compare the value of count and the set value divnh, and output the correspond signal.

## III. 7 Segment Decoder

# A. Verilog Code and Comment

## B. Simulation



Convert the binary value into ASK-II code to check if the decoder is correct:



#### IV. AD Controller

#### A. Verilog Code

```
module A2D_Controller(clk, eoc, cout);
input clk, eoc;
soutput reg [2:0] cout; //ALE, start, g_d;

reg [2:0] cs, ns;

always @(posedge clk)//every posedge of clk, ns will be assigned to cs
cs<=ns;

//triggered when the value of cs or eoc differs

the value of ns will be assigned according to the states of cs
always @(cs or eoc)

B case(cs)

3'd0: ns <= 3'd1;
3'd1: ns <= 3'd2;
3'd2: ns <= 3'd3;
3'd3: ns <= (eoc)?3'd5:3'd4;//ns will be assigned to 3'd3 if eoc=1, else it will be assigned to 3'd4

8 3'd4: ns <= (eoc)?3'd5:3'd4;//ns will be assigned to 3'd5 if eoc=1, else it will be assigned to 3'd4

20 default: ns <= 3'd0;//otherwise, ns will be 3'd0
endcase

//triggered when the value of cs differs
//the value of Cout will be assigned according to the states of cs
always @(cs)

3 d0: cout <= 3'b000;//s0

3 d1: cout <= 3'b000;//s1
3 d2: cout <= 3'b000;//s3
3 d3: cout <= 3'b000;//s3
3 d3: cout <= 3'b000;//s3
3 d3: cout <= 3'b000;//s5
default: Cout <= 3'b000;//s5
d
```

#### B. Simulation



The three bits in Cout represent ALE, start, g\_d respectively. In S1, the ALE signal is set to 1. Following by S2 where the START signal is set to 1. Transitioning to S3, The EOC condition is checked. If it's 0, it signifies that the conversion has started and the controller proceeds to S4. The conversion process completes when EOC becomes 1.

We connect EOC and Output Enable, meaning that when EOC=1, requests for value retrieval can be issued during this period. At S5, a request for value retrieval (signal line is gnd) is send, then the system returns to S0.



| State | Output              |
|-------|---------------------|
| SO    | ale=0,start=0,g_d=0 |
| S1    | ale=1,start=0,g_d=0 |
| S2    | ale=0,start=1,g_d=0 |
| S3    | ale=0,start=0,g_d=0 |
| S4    | ale=0,start=0,g_d=0 |
| S5    | ale=0,start=0,g_d=1 |

#### V. AD-Dff

## A. Verilog Code

```
| module ad_dff8(data, c1k, en, Q);
| input [7:0] data;
| input c1k, en;
| output reg [7:0] Q;
| always@(posedge c1k)
| begin
| if(en)
| Q <= data;//when c1k is in posedge, the value of data will be assigned to Q
| else
| Q <= Q;//else, the value of Q will not change
| end
| endmodule
```

#### B. Simulation



When the enable is 1, the value of data will be assigned to Q, otherwise it will remain the same.

# VI. Dff

## A. Verilog Code

```
module dff8(data, clk, Q);
input [7:0] data;
input clk;
output reg [7:0] Q;

always@(posedge clk) //when clk is in posedge, the value of data will be assigned to Q

begin
Q <= data;
end

endmodule
```

#### B. Simulation



The value of data will be assigned to Q in posedge clock.

#### VII. Reflection

The electrical engineering experiment involved using Verilog, an FPGA board, and soldering a breadboard to create a controller that converts analog signals into digital.

Soldering proved to be a strenuous and time-consuming task. The lingering smell of solder wasn't very pleasant, and during actual operations, we invested a considerable amount of time in troubleshooting.

We encountered some minor errors in the block diagram, and the pin planner had to be edited multiple times. Luckily, our breadboard passed the tests without any issues, sparing us the frustration of having to solder everything again.

Special thanks to the teaching assistant for helping us troubleshoot each time; it seems like our group always encounters peculiar issues.