## VHDL LAB #3

Rachel Ruddy - 261162987 Natasha Lawford - 261178596 Rachel Bunsick - 261159677

# **Executive Summary:**

In this assignment, we created structural VHDL descriptions of both half and full adders, as well as 2 corresponding testbench files to test their functionality. Then, we implemented our half and full adders to create a 4-bit ripple carry adder as well as a one digit BCD adder. Structural and behavioral VHDL descriptions were written for both the RCA and BCD adders as well as exhaustive testbenches for each description.

# **VHDL Code and Explanations:**

#### **Structural Description of Half-Adder:**

```
library IEEE;
use IEEE.NDMERIC_STD.ALL;
use IEEE.NUMERIC_STD.ALL;

entity half_adder is

Port (a: in std_logic;
b: in std_logic;
s: out std_logic;
c: out std_logic;
end half_adder;

architecture structural of half_adder is
begin
--sum is equal to the xor of inputs a and b:
s <= a xor b;
--carry is equal to the and of a and b:
c <= a and b;
end structural;
```

The structural description of the half adder maps the inputs and outputs of the circuit to their corresponding gates which produce the expected output. The half adder has two 1 bit inputs: a and b, as well as two outputs: s (sum), and c (carry). A and b are connected to 1 xor gate which produces the output s. Additionally, a and b are connected to one and gate which produces the output c.

#### **Half-Adder Testbench:**

Since we have 2 input bits, a and b, we exhaustively test all the combinations of cases since there are only 4. We list the expected values of s and c in the comments above each block to check the functionality.

## **Structural Description of Full-Adder:**

```
library IEEE;
         use IEÉE.STD_LOGIC_1164.ALL;
      use IEEE.NUMERIC_STD.ALL;

entity full_adder is

Port (a: in std_logic;
b: in std_logic;
c_in: in std_logic;
        s: out std_logic;
- c_out: out std_logic);
end full_adder;
10
       □architecture structural of full_adder is
12
13
14
              --sum is equal to the xor of inputs a and b and c_in:
15
              s <= a xor b xor c_in;
16
             --carry is equal to (a and b) or (c_in and a_xor_b):
c_out <= (a and b) or (c_in and (a xor b));</pre>
17
18
19
         end structural;
20
```

The structural description of the full adder maps the inputs a, b, and c\_in (carry in) to the gates which execute the desired functionality. The output s (sum) is the output of a 3 input xor gate which takes in all three inputs (a, b, c\_in). The output c\_out (carry out) comes from taking the or of a and b together as well as c in and (a xor b).

### **Full-Adder Testbench:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
         □ entity full_adder_tst is
    end full_adder_tst ;
         □ architecture Testbench of full_adder_tst is
□ component full_adder is
□ Port (a : in std_logic;
b : in std_logic;
c_in : in std_logic;
c_out : out std_logic;
end component;
signal a, b, c_in : std_logic := '0';
signal s_structural, c_out_structural : std_logic;
             begin
    i1 : full_adder
    port map (a => a, b => b, c_in => c_in, s => s_structural, c_out => c_out_structural);
           bprocess
begin
    --test case 1: expect s=0, c_out=0
    a <= '0'; b <= '0'; c_in <= '0';
    wait for 10 ns;</pre>
                     --test case 2: expect s=1, c_out=0 a <= '1'; b <= '0'; c_in <= '0'; wait for 10 ns;
                    --test case 3: expect s=1, c_out=0 a <= '0'; b <= '1'; c_in <= '0'; wait for 10 ns;
                    --test case 4: expect s=0, c_out=1 a <= '1'; b <= '1'; c_in <= '0'; wait for 10 ns;
                    --test case 5: expect s=1, c_out=0 a <= '0'; b <= '0'; c_in <= '1'; wait for 10 ns;
                    --test case 6: s=0, c_out=1
a <= '1'; b <= '0'; c_in <= '1';
wait for 10 ns;
                    --test case 7: expect s=0, c_out=1| a <= '0'; b <= '1'; c_in <= '1'; wait for 10 ns;
                    --test case 8: expect s=1, c_out=1 a \le '1'; b \le '1'; c_in \le '1';
                     wait for 10 ns;
56
57
58
59
60
61
              end Testbench;
```

The full adder also explicitly tests the 8 different cases for the variation of the 3 inputs (a,b,c\_in). The expected outputs for s and c\_out are put in the comments to confirm that the full adder is working as expected for each test case.

## **Structural Description of 4-bit Ripple-Carry Adder:**

```
Library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
           end trees. NOMERIC_SID. ALL;

entity rca_structural is

□ port ( A: in std_logic_vector (3 downto 0);

B: in std_logic_vector (3 downto 0);

- S: out std_logic_vector (4 downto 0));

end rca_structural;
              end rca_structural;
           ☐ architecture structural of rca_structural is Lsignal carry : std_logic_vector(2 downto 0);
10
11
12
           ⊟begin
          | --start with half adder

| HA_LSB: entity work.half_adder

| port map(a => A(0),

| b => B(0),

| s => S(0),
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
31
33
33
33
33
33
40
41
             c => carry(0));
          FA_1: entity work.full_adder

□port map(a => A(1),

b => B(1),

c_in => carry(0),

s => S(1),

c_out => carry(1));
          FA_2: entity work.full_adder

□port map(a => A(2),

b => B(2),

c_in => carry(1),

s => S(2),

c_out => carry(2));
           c_in => carry(2),
s => S(3),
c_out => S(4)); --Last carry is the MSB of the sum
               end architecture structural;
```

The structural description of the 4-bit rea instantiates 1 half adder for adding the least significant bits since there is no carry in, as well as 3 full adders which "ripple" by using the previous c\_out as the c\_in for the following full adder. For the last full adder, the carry out is assigned to be the MSB of the final sum. The rest of the bits of the sum are simply represented by the sum from each respective full or half adder.

## **Behavioral Description of 4-bit Ripple-Carry Adder:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
 2 3
         use IEEE.NUMERIC_STD.ALL;
      ⊟entity rca_behavioral is
⊟port (A: in std_logic_vector (3 downto 0);

B: in std_logic_vector (3 downto 0);

5: out std_logic_vector (4 downto 0));
 7
       end rca_behavioral;
10
       □architecture behavioral of rca_behavioral is
12
       ⊟begin
13
14
15
             process(A,B)
begin
       S <= std_logic_vector(unsigned('0' & A) + unsigned('0' & B));
16
             end process;
        end behavioral;
```

The behavioral description of the 4-bit rca appends a 0 to the front of both a and b to change their size from 4 bit to 5 bit. Then, we make use of the addition operator in VHDL to add the two 5-bit numbers together. Then, we cast the result of this addition to std\_logic\_vector as this is what we have declared the type of the output to be in the entity declaration.

#### **RCA Behavioral Testbench:**

The rca behavioral testbench instantiates a component using the behavioral description written for the rca. Then, the testbench exhaustively iterates through all the possible cases by changing bit of b for some specific a. Then, a is changed by one bit and the process repeats.

## **RCA Structural Testbench:**

```
Compilation Report - Rachel_Bunsick_Lab3
                                                                               🕮 | 🐽 📝 | 🏗 🖅 | 🖪 🗗 🖺 🕦 | 🕡 도 | 🤣 | | 2677
         ||Tibrary IEEE;
use IEEE.STD_LOGIC_1164.ALL;
         use IEEE.NUMERIC_STD.ALL;
       entity rca_tb_structural is
        end rca_tb_structural;
 6
 8
       □architecture testbench of rca_tb_structural is
         signal A,B: std_logic_vector(3 downto 0);
10
         signal S: std_logic_vector(4 downto 0);
11
12
13
14
15
16
17
18
19
20
21
       component rca_structural
                  Port (A: in std_logic_vector (3 downto 0);
    B: in std_logic_vector (3 downto 0);
    S: out std_logic_vector (4 downto 0));
       ⊟
              end component;
         begin
         instance: rca_structural port map (A => A, B => B, S => S);
22
23
24
25
26
27
28
29
30
      generate_test: process
| begin
| for i in 0 to 15 loop
| A <= std_logic_vector(to_unsigned(i,4));
| for j in 0 to 15 loop
| B <= std_logic_vector(to_unsigned(j,4));
| wait for 10 ns;
| end loop;</pre>
31
32
              end loop;
wait for 10 ns;
33
34
35
              wait;
         end process generate_test;
        Lend testbench;
```

The rea structural testbench instantiates a component using the structural description written for the rea. Then in the same way as the behavioral rea testbench, all the possible cases are tested by changing bit of b for some specific a. Then, a is changed by one bit and the process repeats.

### One-Digit Binary Coded Decimal (BCD) Adder

#### **Structural:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
  2
3
4
5
6
7
8
9
            □entity bcd_adder_structural is
               port (
    A : in std_logic_vector (3 downto 0);
    B : in std_logic_vector (3 downto 0);
    S : out std_logic_vector (3 downto 0);
    C : out std_logic_); --carry if result > 9
end bcd_adder_structural;
                                                                                                                                            Sum output in BCD
marchitecture structural of bcd_adder_structural is
                       -- component declaration component rca_structural
                               port(
    A : in std_logic_vector (3 downto 0);
    B : in std_logic_vector (3 downto 0);
    S : out std_logic_vector (4 downto 0));
                       end component:
                           -signal declaration
                       --signal declaration

signal temp_sum : std_logic_vector(4 downto 0);

signal temp_carry : std_logic;

signal temp_BCD : std_logic_vector(3 downto 0);

signal final_BCD : std_logic_vector(4 downto 0);
                        ul : rca_structural
                       u1 : rca_structural
    port map(A, B, temp_sum);
temp_carry <= (temp_sum(4)) OR (temp_sum(3) AND temp_sum(2)) OR (temp_sum(3) AND temp_sum(1));
temp_BCD(3) <= '0';
temp_BCD(0) <= '0';
temp_BCD(2) <= temp_carry;
temp_BCD(2) <= temp_carry;
temp_BCD(1) <= [temp_carry;
temp_BCD(2) <= temp_carry;
temp_score map(temp_BCD, temp_sum(3 downto 0), final_BCD);</pre>
                        C <= temp_carry;
S <= final_BCD(3 downto 0);</pre>
                end structural;
```

The BCD adder takes two BCD digits, A and B, which are 4 bits of type  $std\_logic\_vector$ . The adder outputs S, the sum of the two digits, where S is a BCD representation of a number 0-9. If A+B>9, the decimal representation of this sum is 1X where X is a digit between 0 and 8 (since the largest one digit BCD addition we can do is 9+9). In this case, the C output, of type  $std\_logic$ , is '1', and S is the LSB 'X' in binary representation. If the sum is less than 10, C is '0'.

The structural representation uses the RCA component we previously created. First, A and B are added with the RCA. This addition (temp\_sum) is not necessarily in BCD format though, since A+B might be greater than 9. To account for this, we can use a truth table/K-map to find the cases in which temp\_sum > 9, which indicates that the output C would be '1'. If temp\_sum > 9, we add "0110" to temp\_sum, and if temp\_sum<10, we add "0000". So, we add "0 $C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out}C_{out$ 

### **Structural BCD Adder Testbench:**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
               use IEEE.NUMERIC_STD.ALL;
           □ entity tb_bcd_adder_structural is end tb_bcd_adder_structural;
           □architecture arch of tb_bcd_adder_structural is
-- component declaration
           | -- component declaration
| Component bcd_adder_structural
| port(
| A : in std_logic_vector (3 downto 0);
| B : in std_logic_vector (3 downto 0);
| S : out std_logic_vector (3 downto 0); -- sum out
| C : out std_logic); -- carry output if result > 9
                                                                                                                                    sum output
             end component;
              -- signal declarations

signal A : std_logic_vector (3 downto 0);

signal B : std_logic_vector (3 downto 0);

signal S : std_logic_vector (3 downto 0);

signal C : std_logic;
                      -- instantiate the test unit
u1 : bcd_adder_structural
   port map (A, B, S, C);
                       -- test cases
                      process
begin
                             for i in 0 to 9 loop
    for j in 0 to 9 loop
        A <= std_logic_vector(to_unsigned(i,4));
        B <= std_logic_vector(to_unsigned(j,4));
        wait for 10 ns;</pre>
                      end loop;
end loop;

    end process;
    end arch;
```

The structural BCD adder testbench instantiates a component using the structural description of the BCD adder. Then, it runs through every case of the addition of two one-digit BCD numbers. That is all cases of addition where A and B can be decimal numbers 0-9 inclusive. We use a nested for loop to achieve an exhaustive test of all possible additions.

#### **Behavioral BCD Adder:**

```
Compilation Report - Rachel Bunsick Labs

Compilation Report Rachel Bunsick Rachel Bunsi
```

The behavioral BCD adder sums the 5-bit versions of A and B (concatenates '0' as the MSB of A and B respectively). It also initializes the output sum to be "0000". If the sum of A and B is greater than 9, then we resize the output sum to be 5-bits and we take the sum of A and B and add 6 to it to properly account for the carry and we set the carry out to be 1. If the sum is less than 9, then we set the output sum to be A + B and set the carry out to be 0.

### **Behavioral BCD Adder Testbench:**

The behavioral BCD adder testbench instantiates a component using the behavioral description of the BCD adder. Then, it runs through every case of the addition of two one-digit BCD numbers. That is all cases of addition where A and B can be decimal numbers 0-9 inclusive. We use a nested for loop to achieve an exhaustive test of all possible additions.

# **Schematics and Waveforms:**

## **Full Adder:**



From the above waveform of the full adder, we can validate that the full adder performs as expected though our exhaustive test. Each of the eight possible test cases, with the different inputs of a, b, and carry-in creates the expected output of the sum and the carry-out (see Full-adder Testbench for reference).



Above is the circuit implementation of the full adder. The same steps are taken as described in the Structural Description of the Full Adder (see above for reference) to obtain c\_out and sum from inputs a, b and c\_in.

# **Half Adder:**



From the above waveform of the half adder, we can validate that the half adder performs as expected though our exhaustive test. Each of the four possible test cases, with the different inputs of a and b, creates the expected output of the sum and the carry (see Half-adder Testbench for reference).



Above is the circuit implementation of the half adder. The inputs a and b are xored to get the sum, and anded to obtain the carry. See above Structural Description of the Half Adder if needed.

## **RCA Behavioral Timing Diagrams:**







Above is the schematic representation of the RCA behavioral adder. The 4-bit inputs A and B are both connected to the "Add0" block. The "Add0" block adds A and B and represents its sum appropriately as a 5-bit output S accordingly.

#### **RCA structural:**







Above is the circuit implementation of the RCA. The same steps are taken as described in the Structural Description of the RCA to obtain the sum, S (5 bits), from inputs A, and B (both 4 bits). A half adder is used to add the least significant bits of A and B to get the LSB of S, then three full adders are used to add the other bits with the previous adder's carry-out. The last carry out from full\_adder.FA\_MSB becomes the MSB of the sum S. See Structural Description of 4-bit Ripple-Carry Adder on page 4 for reference if needed.

## **BCD** structural:



Edge case: test case example for BCD adder. A=0011 and B=1001, or in decimal, 3+9=12. We expect the carry output to be 1 and the sum output to be 2, which is what we see as C='1' and S = "0010".



Test case example: A = 8 = B. 8+8=16, so we expect the carry output to be 1 and the sum to be 6, which is what we see as S = "0110" and C = '1'.



Above is the circuit implementation of the BCD adder. The same steps are taken as described in the Structural Description of the BCD Adder to obtain the four bit sum, S, and the carry, C (one bit), from inputs A, and B (both 4 bits). See One-Digit Binary Coded Decimal (BCD) Adder Structural on page 6 for reference if needed.

## **BCD** behavioral:



Test case example for BCD behavioral. In this edge case, we are adding A = "0100" with B = "1000", so 4+8=12. We expect the carry out to be 1 and the sum to be 2, which is what we see as C = '1' and S = "0010".



This schematic diagram demonstrates how the BCD adder in behavioral form works. We use the "Add0" mechanism to add A and B in binary form. We check if this sum is greater than 9 with the "LessThan0" mechanism. Then, the output of the "LessThan0" mechanism becomes the select for a 2-1 MUX, where M[0] is the sum A+B and M[1] is the sum A+B+ "0110". Then, the output of the MUX becomes the output sum and the carry is the output of our "LessThan0" module.

## **Critical Path Waveform:**



The critical path of the design using the Fast 1,100 mV85C Model is from B[2] to S[3]. The data delay is 4.87 ns. So, the slack of the critical path is -1.870 ns.

# Number of Pins and Logic Modules used in Design:

|                             | RCA        |            | One-Digit BCD Adder |            |
|-----------------------------|------------|------------|---------------------|------------|
|                             | Structural | Behavioral | Structural          | Behavioral |
| Logic Utilization (in LUTs) | 4/32,070   | 3/32,070   | 7/56,480            | 5/56,480   |
| Total pins                  | 13/457     | 13/457     | 14/268              | 14/268     |