## Numerically Controlled Oscillators (NCO)

Shadi Youssef @Radiohub How can we generate a sinusoidal signal in the digital domain?



We can record the waveform in memory

To generate the sine wave, we simply playback the recording



| For no | ow, assume    | recording h | nas infinite | resolution  |  |
|--------|---------------|-------------|--------------|-------------|--|
| This m | neans, φo -   | > 0 and si  | n(q) word    | length ->∞  |  |
| This r | requires infi | nite memor  | y (more on   | this later) |  |

| φ     | $sin(\varphi)$         |
|-------|------------------------|
| 0     | sin(0)                 |
| φο    | sin(qo)                |
| 2φο   | sin(200)               |
| •     | •                      |
| 2π-φο | $\sin(2\pi-\varphi_0)$ |
| 2π    | sin(0)                 |
| 2π+φο | sin(φo)                |
| •     | •                      |

A sine wave repeats every 27 So we record one period only and play it back on repeat This saves memory



| φ     | sin(φ)                 |
|-------|------------------------|
| 0     | sin(0)                 |
| φο    | sin(qo)                |
| 2φο   | sin(2φo)               |
| 2π-φο | $\sin(2\pi-\varphi_0)$ |
|       |                        |
| 2π    | sin(0)                 |
| 2π+φο | sin(0)<br>sin(φo)      |

We can save more memory by recording 1/4 period only and using a slightly more complicated playback scheme

## By cycling through the memory entries, we playback the sine wave Playback speed = 1 sample per clock cycle 1/fclk

|          | φ     | sin(φ)                | $\sin(\varphi)$ |       |      |    |               |
|----------|-------|-----------------------|-----------------|-------|------|----|---------------|
| 70       | 0     | sin(0)                |                 |       |      |    |               |
|          | φο    | sin(φo)               |                 |       |      |    | $\rightarrow$ |
| <b>L</b> | 2φο   | $sin(2\phi o)$        |                 | $\pi$ | \ /2 | Lπ | φ             |
|          | •     | •                     |                 |       |      |    |               |
|          | 2π-φο | $sin(2\pi-\varphi o)$ | _               |       |      |    |               |

We don't need  $\varphi$  to read out the corresponding  $\sin(\varphi)$  value Instead we assign an index to each entry We use the index to look-up values as needed during playback

| W | e don't no | eed this colum        | n We | e add this | . column instead      |
|---|------------|-----------------------|------|------------|-----------------------|
|   |            |                       | 1    |            |                       |
|   | φ          | sin(φ)                |      | index      | sin(φ)                |
|   | 0          | sin(0)                |      | 0          | sin(0)                |
| j | φο         | sin(φo)               |      | 1          | sin(φo)               |
|   | 240        | $sin(2\varphi o)$     |      | 2          | $sin(2\varphi o)$     |
|   | •          | •                     |      | •          | •                     |
|   | 2π-φο      | $sin(2\pi-\varphi_0)$ |      | ≥ 2^M-1    | $sin(2\pi-\varphi o)$ |
|   |            |                       |      | Look-up    | table (LUT)           |

This means there are 2^M points in a 2 $\pi$  period, so phase step  $\varphi o = 2\pi/2^M$ We are still assuming infinite resolution, so  $\varphi o \rightarrow 0$  means M ->  $\infty$  We now cycle through the LUT index instead to playback the sine wave Playback speed still = 1 sample per clock cycle 1/fclk

|          | index | sin(φ)                 |
|----------|-------|------------------------|
| AC       | 0     | sin(0)                 |
|          | 1     | sin(po)                |
| <b>(</b> | 2     | sin(2φo)               |
|          | •     | •                      |
| 16       | 2^M-1 | $\sin(2\pi-\varphi_0)$ |



We can see that sweeping LUT index = sweeping sine wave phase



Frequency = rate of change of phase Output sine wave accumulates phase at a rate of  $\varphi$ 0 per clock cycle

fout = 
$$\frac{\varphi_0}{2\pi}$$
 fclk =  $\frac{2\pi/2^{M}}{2\pi}$  fclk =  $\frac{\text{fclk}}{2^{M}}$ 



To make frequency programmable, we simply skip LUT entries during playback A frequency control word (FCW) sets the phase step per clock cycle Now phase accumulates at a rate of FCW x  $\varphi$ 0 per clock cycle

$$fout = \frac{FCW}{2^{M}} fclk$$



#### Summing up what we did so far

We started with a continuous-time sine wave

$$x(t) = \sin(\varphi(t))$$

whose phase accumulates linearly with time at a rate of fout

$$x(t) = \sin(2\pi x \text{ fout } x t)$$

We generated a digital replica of the signal sampled at t = n/fclk intervals

$$x[n] = \sin(2\pi \times \text{fout/fclk} \times n)$$

and we made its frequency programmable by introducing a control word FCW

$$x[n] = \sin(2\pi \times FCW/2^M \times n)$$

## Putting it all together

We have a numerically controlled oscillator (NCO)



A programmable step counter is a simple accumulator

which is equivalent to

$$\varphi[n] = \varphi[n-1] + FCW \times \varphi_0$$



We are generating a sampled version of a sine wave, so Nyquist applies





The NCO can generate unambiguous frequencies from DC to fclk/2

fout < fclk/2



fout/fclk = FCW/2^M

No alias condition

fout/fclk < 1/2

which translates to

FCW < 2^(M-1)

| ACC | M-1 | •   |       | - |   | 1 | 0 |
|-----|-----|-----|-------|---|---|---|---|
| FCW | M-1 | M-2 | ••••• |   | 2 | 1 |   |
| ,   |     |     |       | · |   |   | • |

For an M-bit accumulator design, FCW should be (M-1) bits long Alternatively, FCW is M-bits long, but MSB is never set to 1

Frequencies corresponding to FCW and 2^M-FCW form signal-image pairs across 1st and 2nd Nyquist zones

Example:

M = 16 & fclk = 100MHz

For FCW = 2^13 -> fout = 12.5MHz

For  $FCW = 2^{16}-2^{13} \rightarrow fout = 87.5MHz (=100-12.5MHz)$ 



## Frequency Resolution

Frequency resolution = min. frequency step possible
Min. frequency step possible corresponds to min. FCW increment, which is 1

$$fres = \frac{fclk}{2^{M}}$$



## Frequency Resolution

How accurate is the output frequency relative to the clock frequency? Frequency accuracy =  $fout/fclk = 1/2^M$ 

We can achieve very high accuracy by increasing index word length

For Example

M = 32 -> NCO accuracy = 0.2 ppb

For comparison

Typical XTAL accuracy is 20 ppm

NCO is 10^5 better!

This means
accuracy
is determined
by accuracy
of fclk XTAL
and not
the NCO

## Frequency Resolution

Finite frequency precision results in absolute frequency error < fres/2 Frequency error causes phase drift between ideal and actual sinusoid Example:

Requirements: M = 32, fclk = 100MHz & fout = 13.56MHz fres = fclk/2^M = 23.283mHz

Max absolute frequency error = fres/2 = 11.641mHz

Ideal FCW = 2^Mxfout/fclk = 582,397,565.3376

Actual FCW (must be integer) = 582,397,565

Actual fout = 13.559MHz



High frequency resolution comes at the expense of large LUT size Example:

FCW index 2°M LUT Signal N-bits N-bits N-bits

fclk

We reduce LUT size by truncating the ACC value to P MSBs to access LUT Frequency resolution still =  $fclk/2^M$ But LUT size is now reduced by a factor of  $2^(M-P)$ 



Truncation effectively introduces integer and fractional phase steps Integer phase step  $\varphi o = 2\pi/2^P$  Fractional phase step  $\varphi f = 2\pi/2^M$ 

Only the integer portion is used to access the LUT Dropping the fractional part introduces a phase truncation error



This portion is the LUT index.

As far as the LUT is concerned,
at any given clock cycle, the value
stored here is phase of the sinusoid

ACC continues to accumulate fractional steps. At any given clock cycle, value stored here is the phase truncation error introduced

Example: M=P=5, FCW=3



$$\varphi o = 360/2^5 = 11.25 deg.$$
 $\varphi f = 0$ 

|     | ACC    | ACC    | φ                 |
|-----|--------|--------|-------------------|
| CLK | (dec.) | (bin.) | (deg.)            |
| 0   | 0      | 00000  | 0                 |
| 1   | 3      | 00011  | 3×11.25           |
| 2   | 6      | 00110  | 6 <i>x</i> 11.25  |
| 3   | 9      | 01001  | 9×11.25           |
| 4   | 12     | 01100  | 12 <i>×</i> 11.25 |
| 5   | 15     | 01111  | 15×11.25          |
|     | :      | •      | •                 |

| Truncation is     |
|-------------------|
| equivalent to:    |
| ACC/2^(M-P)       |
| FCW/2^(M-P)       |
| φ0x2^(M-P)        |
| $\longrightarrow$ |

Example: M=5, P=3, FCW=3



 $\varphi o = 360/2^3 = 45 \text{deg}.$   $\varphi f = 360/2^5 = 11.25 \text{deg}.$ 

|     | ACC    | ACC    | arphi  | 4 error |
|-----|--------|--------|--------|---------|
| CLK | (dec.) | (bin.) | (deg.) | (deg.)  |
| 0   | 0.0    | 00000  | 0      | 0       |
| 1   | 0.75   | 00011  | 0      | 3×11.25 |
| 2   | 1.5    | 00110  | 45     | 2×11.25 |
| 3   | 2.25   | 01001  | 2×45   | 1×11.25 |
| 4   | 0.0    | 01100  | 3×45   | 0       |
| 5   | 3.75   | 01111  | 3×45   | 3×11.25 |
|     | :      | •      | •      | •       |



# Phase truncation error is a sawtooth waveform Worst-case (max.) peak-to-peak sawtooth amplitude = $2\pi/2^P$



Let's examine the truncation error sequence qe[n]

#### Time domain



Fundamental period fclk/fe depends on FCW

## Frequency domain



The generated sinusoid now has a phase error term  $\varphi \in [n]$  that causes spurs  $x[n] = \sin(2\pi x + \int \int [n] dx = \int [n] dx$ 

Expanding the sum of angles and assuming peInJ is small

$$x[n] = \frac{\sin(2\pi x \text{ fout/fclk } x \text{ n}) + \varphi e[n] \times \cos(2\pi x \text{ fout/fclk } x \text{ n})}{\text{desired sinusoid}}$$

phase truncation error xe[n]



Spurious free dynamic range (SFDR) is the ratio of desired signal to highest spur  $SFDR = 1/(A/(2\pi))$ 

Worst-case (min.) SFDR corresponds to max. A which is  $2\pi/2^P$ 



We can also calculate SNR which is the ratio of desired signal to all spurs

Assuming  $\varphi$ eInJ and quadrature signal are uncorrelated  $SNR = 1/(A^2/12)$ 

Worst-case (min.) SNR corresponds to max. A which is  $2\pi/2^P$ 

#### Spectrum of NCO output



## Amplitude Quantization

Finite LUT word length causes amplitude quantization



If  $N \leq P$ , some amplitude levels are repeated For example, if N = P-1, there is one  $sin(\varphi)$  value for every 2 index values

## Amplitude Quantization

Amplitude quantization error is similar to DAC/ADC quantization noise So, for an N-bit LUT word length, the familiar SNR relationship applies

Example:

 $N = 3 \rightarrow 2^3$  quantization levels -> SNR = 19.8dB



Phase truncation and amplitude quantization together determine signal quality

Total SNR is the uncorrelated sum of both types of errors

$$1/SNR = 1/SNR_A + 1/SNR_P$$



We can re-write the input-output frequency relation of an NCO  $FCW/Fout = 2^M/Fck$ 

The above tells us that clocking an M-bit ACC fits 2^M clock cycles into FCW output cycles, for any value of FCW From this perspective, the NCO is a frequency divider



The division ratio is programmable via FCW

fout = fclk/Ndiv

Ndiv = 2^M/FCW



The NCO is a divider capable of integer & fractional division

For an M-bit ACC, there are 2^(M-1) alias-free FCW values

Of those, only M FCW values (2^0, 2^1, 2^2 .. 2^(M-1)) result in integer division

All other FCW values (the majority) result in fractional division

So, generally, division ratio has an integer part N and a fractional part K/FCW Ndiv = Ni + K/FCW

Fractional division is achieved on "average" over FCW output cycles

The NCO divides by Ni for FCW-K output cycles and by Ni+1 for K output cycles



### Example:

$$M = P = 5$$
,  $FCW = 7$   
 $Ndiv = 2^5/7 = 4 + 4/7$ 

Divide by 4 for Divide by 5 for 3 out of 7 cycles 4 out of 7 cycles

|          | Out    | put cycle #   | ACC                | # of clk | cycles |
|----------|--------|---------------|--------------------|----------|--------|
|          |        | O             | 0, 7, 14, 21, 28,  | 5        |        |
|          |        | 1             | 3, 10, 17, 24, 31, | 5        |        |
|          | 7      | 2             | 6, 13, 20, 27,     | 4        | 2^5    |
|          | output | 3             | 2, 9, 16, 23, 30,  | 5        | clk    |
|          | cycles | 4             | 5, 12, 19, 26,     | 4        | cycles |
| division |        | 5             | 1, 8, 15, 22, 29   | 5        |        |
| cycle    |        | 6             | 4, 11, 18, 25,     | 4        |        |
| repeats  |        | <del> 7</del> | 0, 7,              | 5:       |        |





Difference between instantaneous & average frequency results in phase error As we already know, phase error translates to output spurs Phase error has a period of L/fout -> spurs at harmonics of fout/L



We can calculate spur frequencies by finding the phase error period L How many clock cycles are in those L output cycles?

Remember that over the same L output cycles, ACC pattern also repeats We also know that for an M-bit ACC, L can't exceed  $2^M$  clock cycles (FCW = 1)

So, if FCW has a common divisor with 2^M, L is < 2^M clock cycles

And if FCW has no common divisor with  $2^M$ ,  $L = 2^M$  clock cycles

The greatest common divisor is GCD(FCW, 2^M)

And we call the number of clock cycles in L the grand repetition rate (GRR)  $GRR = 2^{M} / GCD(FCW, 2^{M})$ 

Which results in spur frequencies at

 $fspur = k \times GCD(FCW, 2^M)/2^M \times fclk k = 0, 1, 2, ...$ 

These spurs occur even without any phase truncation between ACC to LUT

Example 1:

M = P = 5, FCW = 7

fout =  $7/32 \times fclk$ 

 $GRR = \frac{2^5}{GCD(2^5,7)} = 32 \, clock \, cycles$ 

fspur = 0, fclk/32, 2xfclk/32, 3xfclk/32 .. etc.

Example 2:

M = P = 8, FCW = 6

fout = 6/256 x fclk = 3/128 x fclk

GRR =  $2^8/GCD(2^8,6) = 128$  clock cycles

fspur = 0, fclk/128, 2xfclk/128, 3xfclk/128 .. etc.

## Applications of NCOs

Direct digital synthesis (DDS) of analog reference signal



## Applications of NCOs

Digital IQ downconversion in wireless receivers



## Applications of NCOs

Carrier synchronization in wireless receivers

