/\*

alu.c

C:\Users\lar02\Documents\projects\BFH\qinf-c\project\src\alu\alu.c Halfadder: addiert zwei character p,q und schreibt in den Mue-memory das summen-bit und das carry-bit. void half\_adder(char p, char q){ if(p=='0' && q=='0'){ m[c] = '0';m[s] = '0';else if(p=='1' && q=='1'){ m[c] = '1';m[s] = '0';else { m[c] = '0'; m[s] = '1';} } void adder(char pbit, char qbit, char cbit) Adder oder auch Fulladder: Nimmt zwei character bits und ein carry-character-bit und schreibt das Resultat (summe, carry) in den Mue-speicher void full\_adder(char pbit, char qbit, char cbit){ half\_adder(pbit, qbit); if(m[c] == '0'){ half\_adder(m[s], cbit); } else { m[s] = cbit;} Invertieren der Character Bits im Register reg void one complement(char reg[]){ int i: for(i=0; reg[i] != 0; i++){ reg[i] = (reg[i]=='0') ? '1' : '0'; } Das zweier-Komplement des Registers reg wird in reg geschrieben req := K2(req) void two\_complement(char reg[]){ int i; one\_complement (reg);

C:\Users\lar02\Documents\projects\BFH\ginf-c\project\src\alu\alu.c

```
for(i=REG_WIDTH-1; i >= 0; i--){
    if(reg[i] == '1'){
     reg[i] = '0';
    else if(reg[i] == '0'){
     reg[i] = '1';
     break;
 }
void set_flags(char rega[], char regb[], char accumulator[], char flags[]){
 // carry-flag
  if(m[c] == '1'){
    setCarryflag(flags);
  else {
    clearCarryflag(flags);
  //overflow-flag
  if((rega[0] == '0' && regb[0] == '0' && accumulator[0] == '1') ||
     (rega[0] == '1' && regb[0] == '1' && accumulator[0] == '0')) {
   setOverflowflag(flags);
  else {
    clearOverflowflag(flags);
  //zero-flag
  if(zero_test(accumulator) == 1){
   setZeroflag(flags);
  }
  else {
   clearZeroflag(flags);
  //signed-flag
  if(accumulator[0] == '1'){
    setSignflag(flags);
  else {
    clearSignflag(flags);
}
 Die Werte in Register rega und Register regb werden addiert, das
  Resultat wird in Register accumulator geschrieben. Die Flags cflag,
  oflag, zflag und sflag werden entsprechend gesetzt
```

```
accumulator := rega + regb
void op_add(char rega[], char regb[], char accumulator[], char flags[]){
 m[c] = '0';
  for(i=REG_WIDTH-1; i >= 0; i--){
    full_adder(rega[i], regb[i], m[c]);
    accumulator[i] = m[s];
 set_flags(rega, regb, accumulator, flags);
  ALU_OP_ADD_WITH_CARRY
  Die Werte des carry-Flags und der Register rega und
 Register regb werden addiert, das
  Resultat wird in Register accumulator geschrieben. Die Flags cflag,
 oflag, zflag und sflag werden entsprechend gesetzt
  accumulator := rega + regb + carry-flag
void op_adc(char rega[], char regb[], char accumulator[], char flags[]){
 m[c] = getCarryflag(flags);
  for(i=REG_WIDTH-1; i >= 0; i--){
   full_adder(rega[i], regb[i], m[c]);
   accumulator[i] = m[s];
 }
  set_flags(rega, regb, accumulator, flags);
}
 Die Werte in Register rega und Register regb werden subtrahiert, das
 Resultat wird in Register accumulator geschrieben. Die Flags cflag,
 oflag, zflag und sflag werden entsprechend gesetzt
 accumulator := rega - regb
void op_sub(char rega[], char regb[], char accumulator[], char flags[]){
 int i;
 m[c] = '0';
 two_complement (regb);
  for(i=REG_WIDTH-1; i >= 0; i--){
```

Mittwoch, 11. Dezember 2013 10:44

-3-

Die Werte in Register rega und Register regb werden logisch geORt, das

Resultat wird in Register accumulator geschrieben. Die Flags cflag,

void op\_or(char rega[], char regb[], char accumulator[], char flags[]){

full\_adder(rega[i], regb[i], m[c]);

set\_flags(rega, regb, accumulator, flags);

accumulator := rega OR regb

oflag, zflag und sflag werden entsprechend gesetzt

```
for(i=REG WIDTH-1; i >= 0; i--){
   accumulator[i] = (rega[i] == '0' && regb[i] == '0') ? '0' : '1';
  set_flags(rega, regb, accumulator, flags);
 Die Werte in Register rega und Register regb werden logisch geXORt, das
 Resultat wird in Register accumulator geschrieben. Die Flags cflag,
 oflag, zflag und sflag werden entsprechend gesetzt
 accumulator := rega XOR regb
void op_xor(char rega[], char regb[], char accumulator[], char flags[]){
 int i:
 for(i=REG_WIDTH-1; i >= 0; i--){
   accumulator[i] = (rega[i] != regb[i]) ? '1' : '0';
  set_flags(rega, regb, accumulator, flags);
}
 Einer-Komplement von Register rega
 rega := not(rega)
void op_not_a(char rega[], char regb[], char accumulator[], char flags[]){
 one_complement (rega);
  set_flags(rega, regb, accumulator, flags);
/* Einer Komplement von Register regb */
void op_not_b(char rega[], char regb[], char accumulator[], char flags[]){
 one_complement (regb);
 set_flags(rega, regb, accumulator, flags);
}
 Negation von Register rega
 rega := -rega
void op_neq_a(char reqa[], char reqb[], char accumulator[], char flags[]){
 two_complement(rega);
  set_flags(rega, regb, accumulator, flags);
```

C:\Users\lar02\Documents\projects\BFH\qinf-c\project\src\alu\alu.c

1

clear mue\_memory

for(i=0;i<max\_mue\_memory;i++)</pre>

void alu\_reset(){

m[i] = '0';

int i;

C:\Users\lar02\Documents\projects\BFH\qinf-c\project\src\alu\alu.c

```
Procedural approach to ALU with side-effect:
 Needed register are already alocated and may be modified
 mainly a switchboard
 alu_fct(int opcode, char reg_in_a[], char reg_in_b[], char reg_out_accu[], char flags[])
void alu(unsigned int alu opcode, char reg in a[], char reg in b[], char reg out accu[], char
 char dummyflags[9] = "000000000";
 switch ( alu_opcode ) {
 case ALU OP ADD :
   op_add(req_in_a, req_in_b, req_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU_OP_ADD_WITH_CARRY :
   op_adc(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU OP SUB :
   op_sub(req_in_a, req_in_b, req_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU_OP_SUB_WITH_CARRY :
   op_alu_sbc(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
   break:
  case ALU OP AND :
   op_and(req_in_a, req_in_b, req_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU OP OR:
   op_or(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU OP XOR :
   op_xor(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
  case ALU_OP_NEG_A :
   op neg a (reg in a, reg in b, reg out accu, (flags==NULL)?dummyflags:flags);
   break:
 case ALU_OP_NEG_B :
   op_neg_b(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU_OP_NOT_A :
   op_not_a(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU_OP_NOT_B :
   op_not_b(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
   break:
 case ALU_OP_ASL :
   op_alu_asl(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
 case ALU OP LSR :
   op_alu_lsr(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
   break;
```

void op\_alu\_ror(char regina[], char reginb[], char regouta[], char flags[]){

```
C:\Users\lar02\Documents\projects\BFH\ginf-c\project\src\alu\alu.c
```

Mittwoch, 11. Dezember 2013 10:44

```
case ALU_OP_ROL:
    op_alu_rol(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
    break;
case ALU_OP_ROR:
    op_alu_ror(reg_in_a, reg_in_b, reg_out_accu, (flags==NULL)?dummyflags:flags);
    break;
case ALU_OP_RESET :
    alu_reset();
    break;
default:
    printf("ALU(%i): Invalide operation %i selected", alu_opcode, alu_opcode);
}
```

-9-