#### Memory Consistency Models

Raghesh A (CS12D015)

PACE Lab, Department of CSE, IIT Madras

January 5, 2015

- Multithreaded programs run on either
  - a Uniprocessor

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.
- One simple way to argue about the correctness of multithreaded programs is by looking at the output produced.

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.
- One simple way to argue about the correctness of multithreaded programs is by looking at the output produced.
- Multiple outputs may be acceptable.

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.
- One simple way to argue about the correctness of multithreaded programs is by looking at the output produced.
- Multiple outputs may be acceptable.
- The indeterministic nature of multithreaded programs makes programmer's life difficult to ensure correctness.

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.
- One simple way to argue about the correctness of multithreaded programs is by looking at the output produced.
- Multiple outputs may be acceptable.
- The indeterministic nature of multithreaded programs makes programmer's life difficult to ensure correctness.
  - One common approach is to apply synchronization.
  - But the degree of synchronization must be minimal.
  - Basically synchronization controls the order of read and write to shared memory locations.
  - Without sychronization the order of read and writes may be altered either by compiler (optmizations) or by hardware for better performance.

- Multithreaded programs run on either
  - a Uniprocessor OR
  - Multicores.
- One simple way to argue about the correctness of multithreaded programs is by looking at the output produced.
- Multiple outputs may be acceptable.
- The indeterministic nature of multithreaded programs makes programmer's life difficult to ensure correctness.
  - One common approach is to apply synchronization.
  - But the degree of synchronization must be minimal.
  - Basically synchronization controls the order of read and write to shared memory locations.
  - Without sychronization the order of read and writes may be altered either by compiler (optmizations) or by hardware for better performance.
- The objective.
  - Less compromise on performance With less degree of synchronization shall we get acceptable output ?????
  - Arguing about the correctness of the program.

#### Memory Model

- A formal specification of how the memory system will appear to the programmer.
- Eliminating gap between expected behaviour (by the programmer) and the actual behaviour.
- Essentially, a Memory Model defines the legitimate orderings of read and write to memory locations.

#### Memory Model

- A formal specification of how the memory system will appear to the programmer.
- Eliminating gap between expected behaviour (by the programmer) and the actual behaviour.
- Essentially, a Memory Model defines the legitimate orderings of read and write to memory locations.
  - A strict memory model Easy to argue about correctness, but restricts optimizations (both at compiler and hardware level).
  - A relaxed memory model More opportunities for optimizations, but not easy to argue correctness.

#### Memory Model

- A formal specification of how the memory system will appear to the programmer.
- Eliminating gap between expected behaviour (by the programmer) and the actual behaviour.
- Essentially, a Memory Model defines the legitimate orderings of read and write to memory locations.
  - A strict memory model Easy to argue about correctness, but restricts optimizations (both at compiler and hardware level).
  - A relaxed memory model More opportunities for optimizations, but not easy to argue correctness.

- Uniprocessor A "read" returns the last "write" in program order.
- $\bullet$  Multiprocessor A "read" may/may not return a value according to "writes" in program order.
  - $\bullet$  Affected by cache coherency, use of write-buffers, register allocation,  $\dots$

- Uniprocessor A "read" returns the last "write" in program order.
- Multiprocessor A "read" may/may not return a value according to "writes" in program order.
  - Affected by cache coherency, use of write-buffers, register allocation, ...
- **Sequential consistency** An intuitive extension of uniprocessor model.
  - Program order: Each core executes statements in program order.
  - Cores are switched in an arbitrary (indeterministic) manner.
  - Atomicity: A memory operation executes atomically w.r.t. other memory operations.

- Uniprocessor A "read" returns the last "write" in program order.
- Multiprocessor A "read" may/may not return a value according to "writes" in program order.
  - Affected by cache coherency, use of write-buffers, register allocation, ...
- **Sequential consistency** An intuitive extension of uniprocessor model.
  - Program order: Each core executes statements in program order.
  - Cores are switched in an arbitrary (indeterministic) manner.
  - Atomicity: A memory operation executes atomically w.r.t. other memory operations.
- An Example [?]

| Initially $X = Y = 0$ |             |  |  |  |
|-----------------------|-------------|--|--|--|
| Red Thread            | Blue Thread |  |  |  |
| X = 1;                | Y = 1;      |  |  |  |
| r1 = Y;               | r2 = X;     |  |  |  |
|                       |             |  |  |  |

- Uniprocessor A "read" returns the last "write" in program order.
- Multiprocessor A "read" may/may not return a value according to "writes" in program order.
  - Affected by cache coherency, use of write-buffers, register allocation, ...
- **Sequential consistency** An intuitive extension of uniprocessor model.
  - Program order: Each core executes statements in program order.
  - Cores are switched in an arbitrary (indeterministic) manner.
  - Atomicity: A memory operation executes atomically w.r.t. other memory operations.
- An Example [?]

| Initially $X = Y = 0$ |             |  |  |  |
|-----------------------|-------------|--|--|--|
| Red Thread            | Blue Thread |  |  |  |
| X = 1;                | Y = 1;      |  |  |  |
| r1 = Y;               | r2 = X;     |  |  |  |

Some possible interleavings.

| Execution 1 | Execution 2 | Execution 3        |  |
|-------------|-------------|--------------------|--|
| X = 1;      | Y = 1;      | X = 1;             |  |
| r1 = Y;     | r2 = X;     | Y=1;               |  |
| Y=1;        | X = 1;      | r1 = Y;            |  |
| r2 = X;     | r1 = Y;     | r2 = X;            |  |
| //r1 == 0;  | //r1 == 1;  | // <b>r1</b> == 1; |  |
| //r2 == 1;  | //r2 == 0;  | //r2 == 1;         |  |

#### Relaxed Consistency (RC)

- SC is hard to realize.
- Too much restriction for hardware and compiler optmizations
- Even SC may not always be produce correct output.
- So we can live with Relaxed Consistency Models.
- Potential relaxations
  - Program order: (Refers to different memory locations)
    - Relax W → R program order.
    - Relax  $W \to W$  program order.
    - Relax  $R \to R$  and  $\bar{R} \to W$  program order.
  - Write atomicite: (Refers to same memory location)
    - · Read others' write early.
  - Write atomicity and program order.
    - Read own write early

# Total Store Order (TSO)

| Model | $W \rightarrow R$ | $W \rightarrow W$ | $R \rightarrow RW$ | R Others' | R Own W      |
|-------|-------------------|-------------------|--------------------|-----------|--------------|
|       | order             | order             | order              | W Early   | Early        |
| TSO   | $\checkmark$      |                   |                    |           | $\checkmark$ |

## Relaxed Consistency (RC)

- Same program may exhibit more executions on a relaxed model than SC [?].
- Let  $T_\Pi^Y$  be the set of executions on memory model Y. Then  $T_\Pi^Y\subset T_\Pi^{SC}$  [?].
- To verify relaxed executions  $T_{\Pi}^{Y}$ , verify following two problems.
  - Use standard verification methodology for concurrent programs to show that the executions in T<sub>D</sub><sup>SC</sup> are correct.
  - Use specialized methodology for memory model safety verification showing that T<sub>I</sub><sup>Y</sup> = T<sub>I</sub><sup>SC</sup>.
  - The program is Y safe if  $T_{\Pi}^{Y} = T_{\Pi}^{SC}$ .

## Linearisability

## Relaxed Consistency (RC)

- Same program may exhibit more executions on a relaxed model than SC [?].
- Let  $T_\Pi^Y$  be the set of executions on memory model Y. Then  $T_\Pi^Y\subset T_\Pi^{SC}$  [?].
- To verify relaxed executions  $T_{\Pi}^{Y}$ , verify following two problems.
  - Use standard verification methodology for concurrent programs to show that the executions in T<sub>D</sub><sup>SC</sup> are correct.
  - Use specialized methodology for memory model safety verification showing that T<sub>1</sub><sup>Y</sup> = T<sub>1</sub><sup>SC</sup>.
  - The program is Y safe if  $T_{\Pi}^{Y} = T_{\Pi}^{SC}$ .

9

Total Store Order (TSO)

# Linearisability