

# CPE 221: Computer Organization

03 Instruction Set Architecture and ARM Basics rahul.bhadaniouah.edu

# Announcement

HW02: Due Jan 24, 2025, 11:59 pm.



# Architecture



Programmer's view of a computer



Instruction -> the language that computer understands



Instruction set -> vocabulary of the computer Binary is used to encode instructions, same way words in



English language is encoded in Alphabets. For us, humans to understand instructions, we code them



Rahul Bhadani

using mnemonics called *Assembly language*.

#### Instruction Sets

We can have many instruction sets just like there are many languages.

E.g. ARM, x86, MIPS, SPARC, RISC V, etc.







# Hardware ≠ Architecture

E.g. Intel and AMD both have x86 pc but different hardware specifications.



# ARM Architecture

# arm

ARM designs computer architecture but doesn't build one.

It sells licenses to other companies to build.



























# Stored Program Machine

# Stored Program Architecture

#### ARM:



Operates in fetch-execute mode where:

- 1. Instructions are read from the memory
- 2. Decoded
- 3. Executed



Spring 2025

# Fundamental Structure of a Computer

Most basic Computer = Register + ALU + Buses





# Assembly Language and Instructions

Human-readable version of the native language of computers.

Instructions are common operations that a computer is supposed to do.





# Instructions in Memory and Special Registers

- Each instruction (like ADD 3 + 4) is stored as a binary string in memory.
- Which instruction is to be executed next is decided by a special register called **Program Counter (PC)**.
- Also known as instruction pointer.





# Register Sets

#### 16 ARM Registers. R0 - R12 for storing variables.

| Name     | Use                                          |
|----------|----------------------------------------------|
| R0       | Argument / return value / temporary variable |
| R1-R3    | Argument / temporary variables               |
| R4-R11   | Saved variables                              |
| R12      | Temporary variable                           |
| R13 (SP) | Stack Pointer                                |
| R14 (LR) | Link Register                                |
| R15 (PC) | Program Counter                              |



# ARM Instructions

# Syntax for ARM Assembly





### Constants in ARM

They are called immediate(s) or immediate operands.

They are preceded by a symbol #, e.g. #10.



# Memory and Addresses



In ARM, instructions operate exclusively on registers, so data stored in memory must be moved to a register.

- ARM uses 32-bit memory addresses, and 32-bit data words.
- ARM ha a byte-addressable memory. Each byte in a memory has a unique address.
- 32-bit word = Four 8-bit bytes. Hence, each word address is a multiple of 4.



# ARM Architecture in Summary

- 16 registers called register set or register file.
- Arm instructions can also constants. They are called immediates or immediate operands. They don't require registers or memory access.
- Instructions operate exclusively on registers
- Data stored in the memory must be moved to register first before it can processed.



# Memory Map

Byte Address

•

Byte Address :

| 13 | 12 | 11 | 10 |
|----|----|----|----|
| F  | E  | D  | С  |
| В  | А  | 9  | 8  |
| 7  | 6  | 5  | 4  |
| 3  | 2  | 1  | 0  |

0000 0010

Spring 2025 MSB

LSB



# Memory Map

Data

•

Word Number :

| CD | 19 | A6 | 5B |
|----|----|----|----|
| 40 | F3 | 07 | 88 |
| 01 | EE | 28 | 42 |
| F2 | F1 | AC | 07 |
| AB | CD | EF | 78 |

Word 4

Word 3

Word 2

Word 1

Word 0





# Memory in ARM Architecture

- ARM architecture has 32-bit memory addresses, 32-bit data word.
- Uses byte-addressable memory each byte in the memory has a unique address
- 32 bit address = 8 bytes, each word address is a multiple of 4.
- MSB on the left side, LSB on the right side
- Low memory address at bottom, moving up towards high memory address.

| В   | yte a | ddres | Word address |          |  |  |
|-----|-------|-------|--------------|----------|--|--|
|     |       |       |              |          |  |  |
| 13  | 12    | 11    | 10           | 00000010 |  |  |
| F   | Е     | D     | С            | 0000000C |  |  |
| В   | Α     | 9     | 8            | 00000008 |  |  |
| 7   | 6     | 5     | 4            | 00000004 |  |  |
| 3   | 2     | 1     | 0            | 00000000 |  |  |
| MSB |       |       | LSB          |          |  |  |







# Little Endian and Big Endian

Two ways byte-addressable memories are organized: Little-Endian, Big-Endian.

#### Example:

Suppose integer is stored as 4 bytes.

If we have an integer variable x, whose value in hex is 0x01234567

In Big Endian it is stored as

|   | Byte<br>Address |   |   |       | Word<br>Address |   | Byte<br>Address |   |   |    |
|---|-----------------|---|---|-------|-----------------|---|-----------------|---|---|----|
|   | С               | D | E | F     | C               |   | F               | E | D | (  |
|   | 8               | 9 | А | В     | 8               |   | В               | А | 9 | 1  |
|   | 4               | 5 | 6 | 7     | 4               |   | 7               | 6 | 5 |    |
|   | 0               | 1 | 2 | 3     | 0               |   | 3               | 2 | 1 |    |
| N | <b>MSE</b>      | 3 |   | LSE   | 3               | N | ИSE             | 3 |   | LS |
| ( | 0x102           |   |   | 0x103 |                 |   |                 |   |   |    |
| 4 | 45_ (           |   |   | 6     | 7_              |   |                 |   |   |    |
|   |                 |   |   |       |                 |   |                 |   |   |    |
| ( | 0x102           |   |   | 0x103 |                 |   |                 |   |   |    |

Little-Endian

LSB

Big-Endian

In Little Endian it is stored as





0x101

0x101

0x100

0x100

01



#### ARM Instruction Sets are Reduced Instruction Set Computer (RISC) Architecture

Number of common instruction sets is kept small.

Less hardware required to decode the instruction.

E.g. 64 simple instructions only require 6 bits  $(\log_2 64 = 6)$ 





# Register Operations

# ARMu7

ARMv7 has 16 general-purpose registers (R0-R15). Some of these have special purposes:

- R0-R12: General-purpose registers for data manipulation.
- R13 (SP): Stack Pointer (points to the top of the stack).
- R14 (LR): Link Register (stores the return address for functions).
- R15 (PC): Program Counter (points to the next instruction to execute).



# Examples of Instructions

#### **ADD**

**HLL (High-level Language)** 

Code:

$$a = b + c$$
  $\longrightarrow$   $C$  (arguege

#### **SUBTRACT**

**HLL (High-level Language)** 

Code:

$$a = b - c$$

**ARM Assembly Code:** 





### Note

There are a few differences between book and how we will execute Assembly program in the CPUlator.

In the book,

OPCODE may be different.

Comments start with;

In CPUlator, comments start with @





# Register Specific Instructions

- MOV: Move data between registers or a constant into a register.
- LDR: Load data from memory into a register.
- STR: Store data from a register into memory.





# Initialize using Immediates

#### High-level Code

$$i = 0;$$
 $x = 4080;$ 

#### ARM Assembly Code

The move instruction (MOV) is a useful way to initialize register values.

# Example 1

#### ARM Assembly Code

b done

```
_start: Entry point of the program

MOV RO, #10
```

@ after function return, infinitely loop

Rahul Bhadani

here

# Example 2

#### ARM Assembly Code

MOV R1, R0 @copy the value from R0 to R1

# LDR Syntax

#### **ARM Assembly Code**

LDR <destination register>, <memory address>

Copies the data from memory into register

# Reading Memory

#### High-level Code



#### **ARM Assembly Code**

The LDR instruction specifies the memory address using a base register (R5) and an offset, which is 8 in this case. Each data word is 4 bytes, so word number 1 is at address 4, word number 2 is at address 8

# Example 3: Load Operation

#### **ARM Assembly Code**

LDR R0, [R1] @load the value at memory address stored in R1 into R0

# Example 4: Load with an Offset

#### **ARM Assembly Code**

```
LDR R0, [R1, \#4] @load the value at memory address (R1+4) into 0
```

# Example 5: Load from a Label or address

#### **ARM Assembly Code**

```
@ You can load data from a specific memory location defined by a label
.global start
start:
    LDR RO, =mydata @ load the address of mydata into RO
    LDR R1, [R0] @load the value at the address in R0 into R1
done:
    b done
                       @ after function return, infinitely loop here
.data
    mydata: .word 0x12345678 @Define a 32-bit word in memory
```

### STR

#### ARM Assembly Code

@ Store Data to Memory

STR < source>, <memory address>

### Writing to Memory

#### High-level Code

mem[5] = 42;

ARM uses the store register instruction, STR, to write a data word from a register into memory.

#### **ARM Assembly Code**

MOV R1, #0 @ base address = 0 MOV R9, #42

Q value stored at memory address (R1+20) = 42

STR R9, [R1, #0x14]

### Example 6: Store a value to a memory address

#### **ARM Assembly Code**

STR R0, [R1] @ store the value in R0 into the memory address stored in R1

### Example 7: Store with an offset

#### ARM Assembly Code

STR R0, [R1, #8] @ Store the value in R0 into the memory address (R1+8)

### Example 8: Store data to a label (address)

#### **ARM Assembly Code**

```
LDR R2, =mydata @load the address of `mydata` nto R2

STR R0, [R2] @store the value in R0 into the memory

address stored in R2
```



# Data Processing Instructions

### Components of Instructions



Accessing from registers is fast, but stores only small amount of data.

Accessing from memory is slow, can store a large amount of data.



Rahul Bhadani

### Using Registers

| Hig | h-l | evel | l Co | de  |
|-----|-----|------|------|-----|
| 9   |     |      |      | ٠.٠ |

$$a = b + c;$$

### ARM Assembly Code

$$@ R0 = a, R1 = b, R2 = c$$
ADD R0, R1, R2  $@ a = b + c$ 

### Temporary Registers

#### High-level Code

$$a = b + c - d;$$

#### ARM Assembly Code

@ R0 = a, R1 = b, R2 = c, R3 = d; R4 = t
ADD R4, R1, R2 @ t = b + c
SUB R0, R4, R3 @ a = t - d

### Immediate Operands (i.e. use of constants in instructions)

#### High-level Code

$$a = a + 4;$$
  
 $b = a - 12;$ 

#### **ARM Assembly Code**

Constants are written in Hex.

### Logical Instructions

- AND, ORR (OR), EOR (XOR), and BIC (bit clear).
- These each operate bitwise on two sources and write the result to a destination register.
- The first source is always a register and the second source is either an immediate or another register.
- Another logical operation, MVN (MoVe and Not), performs a bitwise NOT on the second source (an immediate or register) and writes the result to the destination register.
- The bit clear (BIC) instruction is useful for masking bits (i.e., forcing unwanted bits to 0).
- The ORR instruction is useful for combining bitfields from two registers.





### Bitwise Logical Operations

#### High-level Code

```
r0 = r1 & r2;
r0 = r1 | r2;
r0 = r1 ^ r2
r0 = r1 & ~r2
```

#### ARM Assembly Code

BIC stands for 'bit clear' – each '1' in r2 clears the corresponding bit in r1.

## Shift Instructions

Shifts the values in a register left or right, dropping bits off the end.

A variant of the shift instruction, called rotate instruction doesn't drop bits off the end but rotate.



### Left shift

This can be a register instead of an immediate as well

#### High-level Code

$$b = a << 2;$$

### ARM Assembly Code



Logical Left shift.

R5 is shift by 2 places to the left and the value is stored in the register R0.

### Right shift

#### High-level Code

$$b = a >> 2;$$

#### ARM Assembly Code



Logical Right shift.

R5 is shift by 2 places to the right and the value is stored in the register R0.

### Rotate

## 10010101

#### High-level Code

```
// Make sure the shift value is within [0, 31]
shift = shift % 32;
b = (a >> shift) | (a << (32 - shift));</pre>
```

C doesn't have equivalent rotate operator, but we can write a program to implement an equivalent operation. Alternative we can do in C++ using operator overloading.

### ARM Assembly Code

ROR R3, R5, #21@ rotate right

There is no equivalent ROL, but left operation can be performed with right rotation by a complementary amount.

20101010 > left by
Rotate 6 to the right
> 01010110

## Arithmetic Shift Right vs Logical Shift Right

ARM Instruction sets also have ASR (Arithmetic Shift Right) which is slightly different from LSR.

In LSR, when bits are shifted, the new bits to the left is 0.

In ASR, when bits are shifted, the new bits to the left is filled with the same bit as original MSB.

Example. Let 
$$R5 = 1111000$$

LSR R2, R5 #2 will save 0011110 in R2 -----

ASR R2, R5 #2 will save (11)11110



## Multiply Instruction

Multiplying two 32 bit numbers may produce a 64 bit number.

We have two kind of multiply instructions in ARM

- 1. MUL produces 32 bit results
- 2. UMULL unsigned multiply long, produces 64 bit from unsigned numbers stored in two registers
- 3. SMULL signed multiply long, produces 64 bit from signed numbers stored in two registers





### Multiply Instruction

#### High-level Code

$$a = b*c;$$

#### **ARM Assembly Code**



multiplies R2 and R3 and places the least significant 32 bit of the result in R1 and discard the most significant 32 bits

### Multiply Instruction

#### High-level Code

a = b\*c;

#### ARM Assembly Code

SMULL R1, R0, R2, R3

multiplies R2 and R3 and places the least significant 32 bit of the result in R1 and the most significant 32 bits is placed in R0.



### Multiply-accumulate Variant

#### High-level Code

$$d = (a*c) + d$$





The MLA instruction multiplies the values from R1 and R2, adds the value from R3, and places the least significant 32 bits of the result in R10.

#### SMLAL (Signed Multiply Accumulate Long)

# High-level Code ARM Assembly Code SMLAL R1, R2, R3, R4 Most significant 32 bits Least significant 32 bits It basically We can have similar operation with UMLAL

### Conditional Flags

Executing instruction, conditional depending on the value of flags.

Also known as status flags.

- Negative (N): Instruction result is negative, i.e. bit 31 of the result is 1.
- Zero (Z): Instruction result is zero.
- Carry (C): Instruction results in a carry out
- Overflow (V): Instruction causes an overflow

The most common way to set the status bits is with the compare (CMP) instruction, which subtracts the second source operand from the first and sets the condition flags based on the result. For example, if the numbers are equal, the result will be zero and the Z flag is set.





### Current Program Status Register (CPSR)

The ARM core uses the CPSR to monitor and control internal operations. The CPSR is a dedicated 32-bit register and resides in the register file.

The CPSR is divided into four fields, each 8 bits wide: flags, status, extension, and control.

| Flags | Status | Extension | Control |
|-------|--------|-----------|---------|
|-------|--------|-----------|---------|

31, 30, 29, 28 ... ... 4, 3, 2, 1, 0



### Current Program Status Register (CPSR)



N Z C V Q IT[1:0] J

Together, they are called Application Program Status Register (APSR)

- N: Instruction result is negative, i.e. bit 31 of the result is 1.
- Z: Instruction result is zero. bit 30
- C: Instruction results in a carry out. bit 29
- V: Instruction causes an overflow. bit 28
- Q: Cumulative saturation/Sticky Flag. bit 27
- IT[1:0]: Reserved. bits 26, 25
- J: Reserved. bit 24. Some newer version indicates whether the core is in Jazelle state (we will discuss this later).



### Current Program Status Register (CPSR)

Flags Status Extension Control

31, 30, 29, 28 ...

...4, 3, 2, 1, 0

M = Processor Mode

T = indicates whether the core is in Thumb state.

F = disables Fast interrupt request (FIQ)

I = disables standard interrupt request (IRQ)

A = disables asynchronous aborts.

Includes the processor mode, status, and interrupt mask bits

A I F T M[4:0]

We will discuss this later



### Example using Condition Flags

#### ARM Assembly Code

```
@ CMP (Compare)
                               Subtracts the value of Operand2
@ Initialize RO, R1, and R2
MOV RO, #10
MOV R1, #10
MOV R2, #20
@ Non-destructive subtract (R0, R1, R2 are not modified), update flags
registers
CMP R0, \#10 @ N=0, Z=1, C=1, V=0
CMP R0, R1 @ N=0, Z=1, C=1, V=0
CMP RO, R2
               0 N=1, Z=0, C=0, V=0
```

### Conditional Instructions

Using the status flags in the APSR, you can write assembly instructions that will conditionally execute. Conditional instructions allow us to implement high level language constructs like if/else and for loops.

We have Condition Mnemonics to implement conditional instructions in ARM ISA.





|               | cond | Mnemonic     | Name                                | CondEx                                |
|---------------|------|--------------|-------------------------------------|---------------------------------------|
|               | 0000 | EQ           | Equal                               | Z                                     |
|               | 0001 | NE           | Not equal                           | $\overline{Z}$                        |
|               | 0010 | CS/HS        | Carry set / unsigned higher or same | С                                     |
|               | 0011 | CC/LO        | Carry clear / unsigned lower        | C                                     |
|               | 0100 | MI           | Minus / negative                    | N                                     |
|               | 0101 | PL           | Plus / positive or zero             | $\overline{N}$                        |
|               | 0110 | VS           | Overflow / overflow set             | V                                     |
|               | 0111 | VC           | No overflow / overflow clear        | $\overline{V}$                        |
| ,             | 1000 | HI           | Unsigned higher                     | ZC                                    |
|               | 1001 | LS           | Unsigned lower or same              | $Z$ OR $\overline{C}$                 |
|               | 1010 | GE           | Signed greater than or equal        | $\overline{N} \oplus \overline{V}$    |
|               | 1011 | LT           | Signed less than                    | $N \oplus V$                          |
| _             | 1100 | GT           | Signed greater than                 | $\overline{Z}(\overline{N \oplus V})$ |
|               | 1101 | LE           | Signed less than or equal           | $Z \text{ OR } (N \oplus V)$          |
| Rahul Bhadani | 1110 | AL (or none) | Always / unconditional              | Ignored                               |

THE UNIVERSITY OF ALABAMA IN HUNTSVILLE

Spring 2025

### Data Processing Instruction with Condition Flags

Other data-processing instructions will set the condition flags when the instruction mnemonic is followed by "S." For example, SUBS R2, R3, R7 will subtract R7 from R3, put the result in R2, and set the condition flags.

All data-processing instructions will affect the N and Z flags based on whether the result is zero or has the most significant bit set. ADDS and SUBS also influence V and C, and shifts influence C.





| Type     | Instructions                               | Condition Flags |
|----------|--------------------------------------------|-----------------|
| Add      | ADDS, ADCS                                 | N, Z, C, V      |
| Subtract | SUBS, SBCS, RSBS, RSCS                     | N, Z, C, V      |
| Compare  | CMP, CMN                                   | N, Z, C, V      |
| Shifts   | ASRS, LSLS, LSRS, RORS, RRXS               | N, Z, C         |
| Logical  | ANDS, ORRS, EORS, BICS                     | N, Z, C         |
| Test     | TEQ, TST                                   | N, Z, C         |
| Move     | MOVS, MVNS                                 | N, Z, C         |
| Multiply | MULS, MLAS, SMLALS, SMULLS, UMLALS, UMULLS | N, Z            |



### Example: Condition Execution

#### **ARM Assembly Code**

@R2 = 0x80000000

@R3 = 0x0000001

Executes unconditionally, 0x80000000 - 0x00000001 = 0x80000000 + 0xFFFFFFFF = 0x7FFFFFFF, with C= 1, V = 1

CMP R2, R3

ADDEQ R4, R5, #78

ANDHS R7, R8, R9

ORRMI R10, R11, R12

EORLT R12, R7, R10

ADDEQ and ORRMI do not execute because the result of R2 – R3 is not zero (i.e., R2  $\neq$  R3) or negative. ADDEQ onnly adds if Z =0. ORRRMI only executes of the result is negative.

Executes because  $R2 \ge R3$  (unsigned).

Executes because R2 < R3 (signed)

### What does this program do, write a C-equivalent? (In-class Exercise)

#### ARM Assembly Code

```
MOV RO, #10
```

```
CMP R0, #5
```

MOVGT RO, #7

MOVLE RO, #0

### What does this program do? (In-class Exercise Solution)

#### High-level Code

i = 10;

```
if(i>5)
   i = 7;
else
   i = 0;
```

#### ARM Assembly Code

- @ Initialize R0 MOV R0, #10
- @ If Else

  CMP R0, #5

  MOVGT R0, #7

  MOVLE R0, #0

## Branching

Most computer architectures including ARM architecture use branch instructions to skip over sections of code or repeat code.

A program usually executes in sequence, with the program counter (PC) incrementing by 4 after each instruction to point to the next instruction. (Recall that instructions are 4 bytes long and ARM is a byte-addressed architecture.) Branch instructions change the program counter.



### Branch Instructions

**B:** Simple Branching

BL: Branch Link (used for function calls)

Branches can be unconditional or conditional. They are also called jumps in some other architectures.





### Branch Instruction Example 1

#### ARM Assembly Code

ADD R1, R2, #17 @ R1 = R2 + 17

B TARGET @ branch to TARGET

ORR R1, R1, R3 @ not executed

AND R3, R1, #0xFF @ not executed

Kind of like GOTO in C

TARGET

Branch label: cannot be a reserved keyword/mnemonics

SUB R1, R1, #78 @ R1 = R1 - 78

Always executed, either after skipping ORR and AND, or after executing them

### Branch Instruction Example 2

#### ARM Assembly Code

```
MOV R0, \#4 @ R0 = 4
   ADD R1, R0, R0 @ R1 = R0 + R0 = 8
   CMP R0, R1 @ set flags based on R0-R1 = -4. NZCV = 1000
   BEQ THERE @ branch not taken (Z != 1), branch dependent
   on equality
   ORR R1, R1, \#1 @ R1 = R1 OR 1 = 9
THERE
   ADD R1, R1, \#78 @ R1 = R1 + 78 = Execution never go to THERE
```

When code reaches the BEQ instruction, the Z = 0, i.e.,  $R0 \neq$ R1. So the branching doesn't happen. Hence ORR is executed.

### Conditional Statements

If/else,
switch/case



### Example: if

#### High-level Code

if (apples == oranges)
$$f = i + 1;$$

$$f = f - i;$$

#### **ARM Assembly Code**

```
@ R0 = apples, R1 = oranges, R2 = f, R3 = i
CMP R0, R1 @ apples == oranges ?
BNE L1 @ if not equal, skip if block
ADD R2, R3, #1 @ if block: f = i + 1
L1
SUB R2, R2, R3 @ f = f - i
```

### Example: if/else

#### High-level Code

```
if (apples == oranges)
    f = i + 1;
else
    f = f - i;
```

### ARM Assembly Code

T.1

```
@ R0 = apples, R1 = oranges, R2 =
f, R3 = i
CMP R0, R1 @ apples ==
oranges?
BNE L1 @ if not equal, skip
if block
ADD R2, R3, #1 @ if block: f
= i + 1
B L2 @ skip else block
```

SUB R2, R2, R3 @ else block:

### Example: switch/case

#### High-level Code

```
switch (button) {
case 1: amt = 20; break;
case 2: amt = 50; break;
case 3: amt = 100; break;
default: amt = 0;
// equivalent function using
// if/else statements
if (button == 1) amt = 20;
else if (button == 2) amt = 50;
else if (button == 3) amt = 100;
else amt = 0;
```

#### **ARM Assembly Code**

DONE

```
@ R0 = button, R1 = amt
    CMP R0, #1 @ is button 1 ?
    MOVEQ R1, \#20 @ amt = 20 if
    button is 1
    BEO DONE @ break
    CMP R0, #2 @ is button 2 ?
    MOVEQ R1, \#50 @ amt =50 if
    button is 2
    BEO DONE @ break
    CMP R0, #3 @ is button 3?
    MOVEQ R1, \#100 @ amt = 100 if
    button is 3
    BEO DONE @ break
    MOV R1, \#0 @ default amt = 0
```

## Loops

Repeatedly executing a certain task.

- while loop
- for loop





### Loop Example: while loop

#### High-level Code

```
int pow = 1;
int x = 0;
while (pow != 128) {
   pow = pow * 2;
   x = x + 1;
```

#### ARM Assembly Code

```
0 R0 = pow, R1 = x
   MOV R0, #1 @ pow = 1
   MOV R1, \#0 @ x = 0
WHILE
   CMP RO, #128 @ pow != 128 ?
   BEQ DONE @ if pow == 128,
   exit loop
   LSL R0, R0, \#1 @ pow = pow *
   ADD R1, R1, #1 @ x = x + 1
   B WHILE @ repeat loop
```

DONE

### Loop Example: for loop

#### High-level Code

```
int i;
int sum = 0;
for (i = 0; i < 10; i = i + 1) {
    sum = sum + i;
}</pre>
```

#### ARM Assembly Code

## Video of the day

How Amateurs created the world's most popular Processor (History of ARM Part 1)

https://www.youtube.com/watch?v=nIwdhPOVOUk





