

# CPE 221: Computer Organization

08 ARM Machine Language rahul.bhadani@uah.edu

# Machine Language

Good design demands good compromise

### Data-processing Instructions

#### 32-bit instruction





### Data-processing Instructions: Functional Code

| 31:28  | 27:26  | 25:20  | 19:16  | 15:12  | 11:0    |
|--------|--------|--------|--------|--------|---------|
| cond   | ор     | funct  | Rn     | Rd     | Src2    |
| 4 bits | 2 bits | 6 bits | 4 bits | 4 bits | 12 bits |



I = 1 when Src2 is an immediate

Specific data-processing instruction

S= 1 when an instruction sets the condition flags



### Data-processing Instructions: Second Source

imm8 = 8-bit immediate rot = 4-bit rotation imm8 is rotated right by 2 x rot to create a 32-bit constant

shamt5

sh

|                    | cond                             | ор   | funct          | Rn   | Rd  |    | Src2 |     |  |
|--------------------|----------------------------------|------|----------------|------|-----|----|------|-----|--|
|                    | constant by wh<br>Rm is shifted  | nich |                | 11:8 | 7:0 |    |      |     |  |
|                    |                                  |      | nediate, I = 1 | rot  | im  | m8 |      |     |  |
| Rs = a register Rm | ster by which th<br>n is shifted | e    |                | 11:7 | 6:5 |    | 4    | 3:0 |  |

| sh = encodes the type of shift to | 0 |
|-----------------------------------|---|
| perform (LSL, LSR, ASR, ROR)      |   |

Register-shifted Register, I = 0

Register, I = 0

| 11:8 | 7 | 6:5 | 4 | 3:0                            |
|------|---|-----|---|--------------------------------|
| Rs   | 0 | sh  | 1 | RHANN VERSITY OF AN HUNTSVILLE |

0

Rm

# Example Assembly Code for ADD and SUB

### Hex is used for compact representation of the Assembly Code.

| Assembly Code                  |       |          |       |    | Field ' | Values |        |     |          |     |    |     |       |     |       |    | Machin | ne Code |        |     |   |      |
|--------------------------------|-------|----------|-------|----|---------|--------|--------|-----|----------|-----|----|-----|-------|-----|-------|----|--------|---------|--------|-----|---|------|
|                                | 31:28 | 27:26 25 | 24:21 | 20 | 19:16   | 15:12  | 11:7   | 6:5 | 4        | 3:0 | 3  | :28 | 27:26 | 25  | 24:21 | 20 | 19:16  | 15:12   | 11:7   | 6:5 | 4 | 3:0  |
| ADD R5, R6, R7<br>(0xE0865007) | 11102 | 002 0    | 01002 | 0  | 6       | 5      | 0      | 0   | 0        | 7   | 1  | 10  | 00    | 0 0 | 0100  | 0  | 0110   | 0101    | 00000  | 00  | 0 | 0111 |
| SUB R8, R9, R10                | 11102 | 002 0    | 00102 | 0  | 9       | 8      | 0      | 0   | 0        | 10  | 11 | 10  | 00    | 0 0 | 0010  | 0  | 1001   | 1000    | 00000  | 00  | 0 | 1010 |
| (0xE049800A)                   | cond  | on I     | cmd   | 0  | Dn      | Dd     | chamt5 | ch  | Air - NV | Dm  | -  | nd  | on    | 1   | amd   | 0  | Dn     | Dd      | chamt5 | ch  |   | Dm   |

#### Assembly Code Field Values Machine Code

ADD R0, R1, #42 (0xE281002A) SUB R2, R3, #0xF

(0xE2432EFF)

|     | cond  | on    | 1  | cmd   | S  | Rn    | Rd    | rot  | imm8 |  |
|-----|-------|-------|----|-------|----|-------|-------|------|------|--|
| FF0 | 11102 | 002   | 1  | 00102 | 0  | 3     | 2     | 14   | 255  |  |
|     | 11102 | 002   | 1  | 01002 | 0  | 1     | 0     | 0    | 42   |  |
|     | 31:28 | 27:26 | 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7:0  |  |
|     |       |       |    |       |    |       |       |      |      |  |

| 31:28 | 27:26 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7:0      |
|-------|----------|-------|----|-------|-------|------|----------|
| 1110  | 00 1     | 0100  | 0  | 0001  | 0000  | 0000 | 00101010 |
| 1110  | 00 1     | 0010  | 0  | 0011  | 0010  | 1110 | 11111111 |
| cond  | op I     | cmd   | S  | Rn    | Rd    | rot  | imm8     |



Rahul Bhadani

# Example Assembly Code for Shift Instruction

#### **Assembly Code**

RO, R9, #7 (0xE1A00389) R3, R5, #21

(0xE1A03AE5)

**Field Values** 31:28 27:26 25

S

0

S

Rn

cmd

24:21

1101,

1101,

cmd

Rn

002

00, 0

op

27:26 25

002 0

op

002

1110,

1110,

cond

31:28

1110,

11102

cond

| 24:21 | 20 | 19:16 | 15:12 | 11:7 | 6:5 | 4 | 3:0 |
|-------|----|-------|-------|------|-----|---|-----|
| 11012 | 0  | 0     | 0     | 7    | 002 | 0 | 9   |
| 11012 | 0  | 0     | 3     | 21   | 112 | 0 | 5   |

Rd

Rd

5

Rm

Rm

31:28

1110

1110

cond

27:26 25

00 0 1101

op I

24:21 00 0 1101

cmd

0 0000

0000

Rn

0

S

19:16

**Machine Code** 

15:12 0000

Rd

00111 00 0 1001 11 0011 10101

11:7

0 0101 shamt5

6:5 4

sh Rm

3:0

**Assembly Code** 

LSR R4, R8, R6 (0xE1A04638) ASR R5, R1, R12 (0xE1A05C51)

**Field Values** 

19:16 15:12 3:0 11:8 7 6:5 0 012 1 0 4 6 8 0 102 1 0 5 12

Rs

shamt5

sh

sh

**Machine Code** 

| 31:28 | 27:26 | 25 | 24:21 | 20 | 19:16 | 15:12 | 11:8 | 7 | 6:5 | 4 | 3:0  |
|-------|-------|----|-------|----|-------|-------|------|---|-----|---|------|
| 1110  | 00    | 0  | 1101  | 0  | 0000  | 0100  | 0110 | 0 | 01  | 1 | 1000 |
| 1110  | 00    | 0  | 1101  | 0  | 0000  | 0101  | 1100 | 0 | 10  | 1 | 0001 |
| cond  | ор    | ī  | cmd   | S  | Rn    | Rd    | Rs   |   | sh  |   | Rm   |





# Memory Instructions

| 11:7   | 6:5 | 4 | 3:0 |
|--------|-----|---|-----|
| shamt5 | sh  | 1 | Rm  |

|       |       |    |    |    |    |    |    |       |       | \    |
|-------|-------|----|----|----|----|----|----|-------|-------|------|
| 31:28 | 27:26 | 25 | 24 | 23 | 22 | 21 | 20 | 19:16 | 15:12 | 11:0 |
| cond  | ор    | I  | Р  | U  | В  | W  | L  | Rn    | Rd    | Src2 |

Function Operation

I = Immediate

P = Pre-index

U = Add

W = Writeback

L = Load

SpBng Byte

Note: Book is\_using I bar (1) instead I

| P | W | Index Mode    |
|---|---|---------------|
| 0 | 0 | Post-index    |
| 0 | 1 | Not supported |
| 1 | 0 | Offset        |
| 1 | 1 | Pre-index     |

| L | В | Instruction |
|---|---|-------------|
| 0 | 0 | STR         |
| 0 | 1 | STRB        |
| 1 | 0 | LDR         |
| 1 | 1 | LDRB        |

# STR, a Memory Instruction in Machine Code

STR R11, [R5], #-26

Post-indexing: P = 0, W = 0.

Immediate offset is subtracted from the base. So I = 0, U = 0.





### Branch Instruction

24-bit signed immediate.

**Branch-instruct:** 

4-bit condition flag, 2-bit op code, 2-bit function code

| 31:28 | 27:26      | 25:24 | 23:0  |
|-------|------------|-------|-------|
| cond  | op =<br>10 | 1L    | imm24 |
|       |            |       |       |

L = 1 for BL

L = 0 for B

In 2's complement, used to specify an instruction address relative to PC + 8.



# Example of Machine Code for Branch Instruction

#### ARM Assembly Code

0x80A0 BLT THERE 0x80A4 ADD R0, R1, R2 0x80A8 SUB R0, R0, R9 0x80AC ADD SP, SP, #8 0x80B0 MOV PC, LR 0x80B4 THERE SUB R0, R0, #1 0x80B8 ADD R3. R3. #0x5 BTA = Branch Target Address, the instruction address to be executed when the branch is taken. BLT has BTA of 0x80B4, the instruction address of THERE.

24-bit immediate field gives the number of instructions between the BTA and PC+8 (two instructions past the branch)

imm24 here is 3, as BTA is three instructions past PC + 8 (0x80A8).

The processor calculates BTA from the instruction by sign-extending the 24-bit immediate, shifting it left 2 (to convert word to bytes) and adding it to PC-8. (Why 8?, Due to pipelining, the PC points to two instructions ahead of the current instruction, we will see this later)

If the immediate is 101010101010101010101010 (24 bits), sign-extending it would result in 1111111111010101010101010 (32 bits) if it's negative.

#### 

# Addressing Mode

Rahul Bhadani



branches use PC-relative addressing

# Quick tips about deciphering machine code

- 1. If the op code is 00, it is a data-processing instruction
- 2. If the op code is 01, it is a memory instruction
- 3. If the op code is 10, it is a branch instruction





# Stored Program Concept

Instructions are stored in the memory - hence the Stored Program Concept.

Stored Program offers general purpose computing, can execute multitude of applications.

Instructions in a stored programs are retrieved or fetched from memory and executed by the processor.

Processor fetches the instructions from memory sequentially, fetched instructions are decoded and executed by the digital hardware.

The address of the current instruction is kept in a 32-bit register known as the program counter.

A read to the PC returns the address of the current instruction plus 8.

