# EE 648 – VLSI Design Binary Coded Hexadecimal for a 7 Segment Display



Ryker Dial Cody Gossel Zach Krehlik

February 17, 2017

## Contents

| 1            | 1 Introduction           |      | 1  |
|--------------|--------------------------|------|----|
| 2            | 2 Top Level Design       |      | 1  |
| 3            | 3 Detailed Design        |      | 2  |
|              | 3.1 Gate Level           |      | 2  |
|              | 3.2 Transistor Level     |      | 3  |
| $\mathbf{A}$ | A Segment Logic Diagrams |      | 5  |
|              | A.1 Segment a            |      | 5  |
|              | A.2 Segment b            | <br> | 6  |
|              | A.3 Segment c            | <br> | 6  |
|              | A.4 Segment d            |      | 7  |
|              | A.5 Segment e            | <br> | 8  |
|              | A.6 Segment f            |      | 8  |
|              | A.7 Segment g            |      | 9  |
| В            | B Logic Equations        |      | 10 |

#### 1 Introduction

The goal of this project is to design and fabricate a chip that will use 4 input bits to control a 7 segment display. An integrated circuit such as this can be used to connect a 7 segment display to a microcontroller, reducing the number of output pins required to drive the display. Four output pins of the controller are used to input the number to the IC, which then uses open collector outputs to pull down the cathodes of the 7 segment display.

#### 2 Top Level Design

The general strategy with the design is to separate the logic for each segment into its own module. Each module will be routed to an output pin through an open collector transistor to drive the 7 segment display. The top level diagram is shown in Figure 1.



Figure 1: Circuit top level layout

Many of the gate level circuits use the inputs as well as their complements. To reduce the number of gates in the final design, the inputs will each be inverted before being to the logic circuitry. This will minimize redundancies in the gate layout. This has not been included in

this iteration of the design.

#### 3 Detailed Design

#### 3.1 Gate Level

The truth table for the four inputs and all seven outputs was created, it is shown in Figure 2.

|   | Inp | uts |   | Outputs |   |   |   |   |   |   |  |
|---|-----|-----|---|---------|---|---|---|---|---|---|--|
| A | В   | C   | D | a       | b | c | d | e | f | g |  |
| 0 | 0   | 0   | 0 | 0       | 0 | 0 | 0 | 0 | 0 | 1 |  |
| 0 | 0   | 0   | 1 | 1       | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 0 | 0   | 1   | 0 | 0       | 0 | 1 | 0 | 0 | 1 | 0 |  |
| 0 | 0   | 1   | 1 | 0       | 0 | 0 | 0 | 1 | 1 | 0 |  |
| 0 | 1   | 0   | 0 | 1       | 0 | 0 | 1 | 1 | 0 | 0 |  |
| 0 | 1   | 0   | 1 | 0       | 1 | 0 | 0 | 1 | 0 | 0 |  |
| 0 | 1   | 1   | 0 | 0       | 1 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1   | 1   | 1 | 0       | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 1 | 0   | 0   | 0 | 0       | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 1 | 0   | 0   | 1 | 0       | 0 | 0 | 1 | 1 | 0 | 0 |  |
| 1 | 0   | 1   | 0 | 0       | 0 | 0 | 1 | 0 | 0 | 0 |  |
| 1 | 0   | 1   | 1 | 1       | 1 | 0 | 0 | 0 | 0 | 0 |  |
| 1 | 1   | 0   | 0 | 0       | 1 | 1 | 0 | 0 | 0 | 1 |  |
| 1 | 1   | 0   | 1 | 1       | 0 | 0 | 0 | 0 | 1 | 0 |  |
| 1 | 1   | 1   | 0 | 0       | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 1 | 1   | 1   | 1 | 0       | 1 | 1 | 1 | 0 | 0 | 0 |  |

Figure 2: Circuit Truth Table

The truth table was transferred to the free software Logisim one output at a time. Logisim analyzed the truth table for each output bit and generated a minimized NAND Boolean expression. Utilizing inverting logic will reduce the number of inverters required to realize the circuit. Note that a zero in the output represents an active segment. The equivalent set of logic equations is shown in Appendix B.

Each logic equation represents a block on the top level diagram, and has a corresponding series of gates. The gate level design of these blocks is included in Appendix A.

#### 3.2 Transistor Level

By optimizing the design to use only NAND gates the overall complexity is reduced. Efficient 2, 3, and 4 input NAND gates can be designed once and reused in block form. Apart from the NAND gates, an inverter will also be required. The transistor level design of these gates is shown in the figures below.



Figure 3: Circuit Truth Table



Figure 4: Circuit Truth Table



Figure 5: Circuit Truth Table



Figure 6: Circuit Truth Table

# A Segment Logic Diagrams

## A.1 Segment a



Figure 7: Block a Gate Level Schematic

## A.2 Segment b



Figure 8: Block b Gate Level Schematic

## A.3 Segment c



Figure 9: Block c Gate Level Schematic

# A.4 Segment d



Figure 10: Block d Gate Level Schematic

#### A.5 Segment e



Figure 11: Block e Gate Level Schematic

#### A.6 Segment f



Figure 12: Block f Gate Level Schematic

## A.7 Segment g



Figure 13: Block g Gate Level Schematic

## **B** Logic Equations

$$a = \overline{(\bar{A}\bar{B}\bar{C}D)(\bar{A}B\bar{C}\bar{D})(A\bar{B}CD)(AB\bar{C}D)}$$
 (1)

$$b = \overline{(\bar{A}B\bar{C}D)(BC\bar{D})(\bar{A}CD)}(\bar{A}B\bar{D})}$$
 (2)

$$c = \overline{(\bar{A}\bar{B}C\bar{D})(\bar{A}B\bar{D})(\bar{A}BC)}$$
(3)

$$d = \overline{(\bar{B}\bar{C}D)(\bar{A}B\bar{C}\bar{D})(\bar{B}CD)}\overline{A\bar{B}C\bar{D}}$$

$$\tag{4}$$

$$e = \overline{(\bar{A}D)(\bar{B}\bar{C}D)(\bar{A}B\bar{C})}$$
 (5)

$$f = \overline{(\overline{A}\overline{B}D)(\overline{A}\overline{B}C)(\overline{A}CD)(\overline{A}B\overline{C}D)}$$
(6)

$$g = \overline{(\bar{A}\bar{B}\bar{C})}\overline{(\bar{A}BCD)}\overline{(\bar{A}B\bar{C}\bar{D})}$$
 (7)