# **RAIL**: Resilient Analog Instance Language/Library Enabled Process-Portable Mixed Signal Circuit

# Documentation - I RAIL Library

Chixiao Chen, Phil Huang, Ailing Piao, C.-J. Richard Shi

September 15, 2018

## Notice

This document may be downloaded free of charge; however Silicon Systems Research Laboratory (SSRL) at University of Washington retains the copyright on this material. By downloading this file the individual agrees not to charge for or resell the resulting material. This standards and references are designed to serve the public interest through facilitating interchangeability and improvement of academic quality, and assisting the designers in selecting and obtaining with minimum time the proper circuit, whether the design is to be used either domestically or internationally. Inquiries, comments, and suggestions relative to the content of this document should be addressed to SSRL at the address below, or refer to https://www2.ee.washington.edu/research/ssrl/ssrl\_website/Home.html

# **Contents**

| 1 | Introduction |                                                        |   |
|---|--------------|--------------------------------------------------------|---|
|   | 1.1          | Scope                                                  | 3 |
| 2 | Logi         | ic Gates Data Sheet                                    | 4 |
|   | 2.1          | Switches                                               | 4 |
|   |              | 2.1.1 CMOS Transmission Gate                           |   |
|   |              | 2.1.2 NMOS/PMOS Single Transistor Switch               | 5 |
|   |              | 2.1.3 Pull-up Analog MUX2                              | 6 |
|   |              | 2.1.4 Pull-down Analog MUX2                            | 7 |
|   |              | 2.1.5 Tri-state Buffer                                 |   |
|   |              | 2.1.6 Switch for Driver                                | 9 |
|   |              | 2.1.7 LDO Power switch with RO unit                    | C |
|   | 2.2          | Delay Sensitive Gates and Differential Pairs           | 1 |
|   |              | 2.2.1 CMOS Delay Cells                                 | 1 |
|   |              | 2.2.2 Voltage Controlled Discharge Cell                |   |
|   |              | 2.2.3 * Static Common-Source Amplifier Half Cell       | 3 |
|   | 2.3          | Miscellaneous                                          | 4 |
|   |              | 2.3.1 Custom Define Class: Bootstrapped Auxiliary Cell |   |
| 3 | Pass         | sive Pcell Data Sheets                                 | 5 |
|   | 3.1          | Configurable MOS Cap Load                              |   |
|   | 3.2          | Custom Unit MOM Capacitor I – Top/Bottom Imbalance     |   |
|   | 3.3          | Custom Unit MOM Capacitor II – Top/Bottom Balance      |   |

# **Chapter 1**

## Introduction

## 1.1 Scope

This document defines the resilient analog instance library, including features, functionalities, characteristics, and expression. The purpose of this databook is to describe the basic set of electronic circuits and systems. The library is designed to provide a constraint driven and technology independent flow for circuit designer. Cells in this library are designed for the metal routing resources; Place and route tools can use the layers of upper metals. Designer can refer to this databook for cell availability, functionality, expression, and constraint.

# Chapter 2

# **Logic Gates Data Sheet**

## 2.1 Switches

## 2.1.1 CMOS Transmission Gate

Transmission gate is the most common switch used in AMS designs. Due to a careful investigate on standard cells, we find that a unit CMOS transmission gate can be obtained by truncating the MUX2 cell.

# • Cell Name TGAT

#### • Pin Definition

Digital Input: SW

Analog In/Out: POS, NEG



Figure 2.1: Transmission Gate.

### • Analog Character

Maximum/minimum on resistance  $(R_{on,max}, R_{on,min})$ , off-resistance  $(R_{off})$ 

Parasitic capacitance at positive and negative nodes  $(C_{pos}, C_{neg})$ 

#### • Verilog-A Expression

analog I(POS, NEG) <+ SW ? (V(POS, NEG) / Ronmax): (V(POS, NEG) / Roff);</pre>

## RAIL Expression

rail POS <+ SW ? NEG : hiZ @ Ron = 100;

• Digital Fan-in: 1x unit logic gate

## • Comments

The RAIL library composer generates a unit cell transgate, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.2 NMOS/PMOS Single Transistor Switch

Single transistor switch are also very common in AMS designs, and Most likely co-work with other circuits. For example, a NMOS switch can serve as the core transistor for the bootstrapped switch. Though it is quite straightforward, we would still like to give these switch one category. The symbol of NMOS/PMOS single transistor switch is shown in Figure 2.2.



# Figure 2.2: Single transistor switch.

## • Cell Name

PSW1, NSW1

#### • Pin Definition

Digital Input: SW

Analog In/Out: POS, NEG

## • Analog Character

Maximum/minimum on resistance  $(R_{on,max}, R_{on,min})$ , off-resistance  $(R_{off})$ 

Parasitic capacitance at positive and negative nodes  $(C_{pos}, C_{neg})$ 

## • Verilog-A Expression

analog I(POS, NEG) <+ SW ? (V(POS, NEG) / Ronmax): (V(POS, NEG) / Roff);</pre>

## • RAIL Expression

rail POS <+ SW ? NEG : hiZ @ Ron = 100;

• Digital Fan-in: 1x unit logic gate

## Comments

The RAIL library composer generates a unit cell single transistor switch, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.3 Pull-up Analog MUX2

There are many cases where a node is either set to an analog signal or a logic high. We define these gates as pull-up analog MUX2. The logic high selection is normally used to reset/pre-charge case. The analog signal selection is implemented by a typical transmission gate. Figure 2.3 shows the symbol of pull-up analog MUX2.



### • Cell Name

MX2U

Figure 2.3: Pull-up analog MUX2.

#### • Pin Definition

Digital Input: SW

Analog In/Out: POS, VDD, NEG

## • Analog Character

Maximum/minimum on resistance for the analog signal path  $(R_{on,max}, R_{on,min})$ , On-resistance for the logic high path  $(R_{on,vdd})$ ,

On-resistance for the logic high path  $(R_{on,vdd})$ 

Off-resistance  $(R_{off})$ ,

Parasitic capacitance at analog input and output nodes  $(C_{in}, C_{out})$ 

## Verilog-A Expression

```
analog I(AIN,NEG) <+ SW ?(V(POS,NEG)/Ronmax):V(POS,NEG)/Roff;
analog I(VDD,NEG) <+ (!SW)?(V(DD,NEG)/Ronvdd):V()/Roff;</pre>
```

#### • RAIL Expression

```
rail NEG <+ SW ? POS : VDD @ Ron = 100 ;
```

• Digital Fan-in: 1x unit logic gate

#### Comments

The RAIL library composer generates a unit cell pull-up analog MUX2, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.4 Pull-down Analog MUX2

There are many cases where a node is either set to an analog signal or a logic low / ground. We define these gates as pull-down analog MUX2. The logic low selection is normally used to reset/pre-charge case. The analog signal selection is implemented by a typical transmission gate. Figure 2.4 shows the symbol of pull-down analog MUX2.



## • Cell Name

MX2D

Figure 2.4: Pull-down analog MUX2.

#### • Pin Definition

Digital Input: SW

Analog In/Out: POS, VSS, NEG

## • Analog Character

Maximum/minimum on resistance for the analog signal path  $(R_{on,max}, R_{on,min})$ 

On-resistance for the logic low path  $(R_{on,vdd})$ ,

Off-resistance  $(R_{off})$ ,

Parasitic capacitance at analog input and output nodes  $(C_{in}, C_{out})$ 

## Verilog-A Expression

```
analog I(POS, NEG) <+ SW ?(V(POS, NEG)/Ronmax):V(POS, NEG)/Roff;
analog I(VSS, NEG) <+ (!SW)?(V(VSS, NEG)/Ronvdd):V()/Roff;</pre>
```

#### • RAIL Expression

```
rail NEG <+ SW ? POS : VSS @ Ron = 100 ;
```

• Digital Fan-in: 1x unit logic gate

#### Comments

The RAIL library composer generates a unit cell transgate, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.5 Tri-state Buffer

Tri-state buffer is quite useful for dynamic settling circuits, like a switch driver for cap array. Its output is either logic high, low or high impedance. The standard cell library provide a reference design, known as BUFT. However, some times it may not meet the requirements of analog design. (see in the next section)

# OE \_ z

# • Cell Name TBUF

## • Pin Definition

Digital Input: OE, I Analog In/Out: Z

Figure 2.5: Tri-State Buffer.

## • Analog Character

On-resistance for the logic high/low path  $(R_{on})$ , Off-resistance  $(R_{off})$ , to maintain the simplicity, both resistance are combined here Parasitic capacitance at output nodes  $(C_{load})$ 

## • Verilog-A Expression

```
analog I(VDD,Z) <+ (OE&I)?(V(VDD,Z)/Ron):V()/Roff;
analog I(VSS,Z) <+ (OE&!I)?(V(VSS,Z)/Ron):V()/Roff;
```

## • RAIL Expression

```
rail Z <+ OE ? (I ? VDD : VSS) : hiZ @ Ron = 100;
```

• Digital Fan-in: 1x unit logic gate

#### Comments

The RAIL library composer generates a unit cell buffer-tri-state, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.6 Switch for Driver

Typical tri-state buffer might not meet the requirement of the charge domain applications. Or in some case, it is not easy synchronize the enable signal and data input (especially in the asynchronous design). As a result, the RAIL library provides a more straight forward method, which contains one PMOS and one NMOS. This switch serves for drivers of wireline transceivers. A current-mode push-pull driver can be created by connecting the switch with current sources. Alternatively, if voltage sources are connected to the switch, a voltage-mode driver is created. Figure 2.6 shows the symbol of switch for driver.



Figure 2.6: Switch for driver.

## • Cell Name SWFD

## • Pin Definition

Digital Input: DIN

Analog In/Out: VH, VL, AOUT

## • Analog Character

On-resistance for the logic high/low path  $(R_{on})$ , Off-resistance  $(R_{off})$ 

to maintain the simplicity, both resistance are combined here Parasitic capacitance at output nodes  $(C_{load})$ 

### Verilog-A Expression

analog I(DIN, AOUT) <+ (DIN)?(V(VH, AOUT)/Ron1):V(VL, AOUT)/Ron0;</pre>

## • RAIL Expression

rail AOUT <+ DIN ? VH :VL @ Ron = 100;</pre>

• Digital Fan-in: 1x unit logic gate

#### Comments

The RAIL library composer generates a unit cell switch, while the RAIL synthesizer will generate how many unit cell should be used according to the constraints.

## 2.1.7 LDO Power switch with RO unit

When design a digital LDO, it is necessary to have an power switch/transistor to control the regulated voltage. As a result, we modify the tri-state buffer into a power switch. Note that the regulated voltage needs to be sensed or converted into digital codes. In the case, a ring-oscillator is desired. as a result, the extra NOR gate in the tri-state buffer is replaced with an output voltage supplied RO cell.



Figure 2.7: Change from the tri-state buffer topology to the LDO power switch

## Cell Name

**PXRO** 

## • Pin Definition

Digital Input: EN, D, A, RST

Analog In/Out: VO

## • Analog Character

On-resistance when the dropout votlage is  $50 \text{mV} (R_{on,50})$ , load current  $(I_{load})$ , gate delay under certain power supply  $(t_d)$ , have a built-in function with VOUT Parasitic capacitance at output nodes  $(C_{load})$ 

• Digital Fan-in: 1x unit logic gate

## 2.2 Delay Sensitive Gates and Differential Pairs

## 2.2.1 CMOS Delay Cells

Normally, digital standard cell library provides a bunch of delay cells used for timing closure. These cells, are also super useful when synthesize a digital controlled delay line (DCDL). When building a RAIL library, it is highly recommend to re-use these cells.

# J \_\_\_\_\_ Z

Figure 2.8: Delay Cell

# • Cell Name DLY1

#### • Pin Definition

Digital Input: I Digital Output: Z

## • Analog Character

Output: Rising Delay  $(t_{l2h})$ , Falling Delay  $(t_{h2l})$ Input: Supply Voltage  $(V_{DD})$ 

## • Verilog Expression

rail assign Z =  $(r\#(t_{l2h}) f\#(t_{h2l}))$  I @ VDD=1;

## • Electrical Coefficient

the first order and second order supply coefficient and bias  $(\alpha_1, \alpha_2, \alpha_0)$ , the unit logic load delay  $(\beta)$ , the rising and falling mismatch factor  $(\gamma)$ .

#### • Built-in function

$$t_{l2h} = (\alpha_2 V_{DD}^2 + \alpha_1 V_{DD} + \alpha_0)\beta$$
 (2.1)

$$t_{h2l} = \gamma t_{l2h} \tag{2.2}$$

• **Digital Fan-in**: 1x unit logic gate

#### Comments

Note that for RAIL synthesizer, all the delay cells are load by unit logic gates (INVD1). The RAIL library composer normally pick up a DEL $_01/02/04$  of 3x/10x/20x unit buffer delay.

## 2.2.2 Voltage Controlled Discharge Cell

One significant spirit of digitize the AMS design is to covert traditional voltage domain analog signals into pulse width presented time-domain signal. Therefore, a voltage to time converter is important. Figure 2.9 shows a typical voltage controlled discharge cell. When CLK is low, Vout is precharged to power supply. When CLK rises, Vout is discharged via the voltage modulated transitor. Apparently, the lower Vin, the slower of Vout falls.

The circuits is widely used in Ring Oscillator design and serve as the dynamic preamplifier of the a latch based comparator. In addition, with a extra discharge path (without preset transistor), it is tranformed as a half circuits for time-difference amplifier.



Figure 2.9: Voltage controlled discharge path.

- Cell Name VCDC, VCDP
- Pin Definition

Digital Input: CLK

Analog In/Out: CKOUT, VIN

## • Analog Character

Slope during discharging in the region of interest( $\Delta V/\Delta t$ ), Coefficients between the slope and Vin  $(\alpha_0, \alpha_1, \alpha_2)$ . The overall dealy (normally including its load,  $t_o$ ) is computed with power supply

#### • Biult-in Function

$$\frac{\Delta V}{\Delta t} = \alpha_0 + \frac{\alpha_2}{V_{in} + \alpha_1} \tag{2.3}$$

$$t_d = \frac{V_{DD}}{2 \Delta V / \Delta t} + t_o \tag{2.4}$$

## • RAIL/Verilog Expression

rail assign Vout =  $f \# (t_d) ! (CLK) @ t2v=20p;$ 

• Digital Fan-in: 1x unit logic gate

## 2.2.3 \* Static Common-Source Amplifier Half Cell

An interesting observation on the voltage controlled discharge cell has the same topology as the typical common source amplifiers. (Recall the five-transistor amplifier in your analog textbooks.) As a result, the same circuitry can be utilized for simple static amplifier design, if biased properly. Only difference is the additional node, Vtail, as an analog I/O. It is used for AC ground (tail point) / resistive degeneration connection.

Though the cell can works as traditional analog design, we still want to emphasize that the RAIL project mainly aims for the digitized AMS design

## • Cell Name RAIL\_HCSAP

#### • Pin Definition

Analog In/Out: Vin, Vbp, Vbn, Vout, Vtail



Figure 2.10: Common Source Amp.

## • Analog Character

Static current  $(I_d)$ , operation point at Vout  $(V_{ODC})$ Small Signal conductance  $(g_m)$ , Small signal output impedance  $(r_o)$ .

## • RAIL Expression

rail Vout(pos, neg) <+- Vin(pos, neg) \* A @ A=10; (<+- means small signal, differential analog expression RAIL)</pre>

## • Built-in Function

$$A = g_m(r_o//R_{\text{load}}) \tag{2.5}$$

• **Digital Fan-in**: 1x unit logic gate

#### Comments

In a future version, we may think about extend the amplifier part with the bandwidth or pole/zero optimize specification. These frequency character is overlooked for the current version. Besides, we also suggest that the gate length could be extended (not minimum length) to better match if allowed.

### • Reference Testbench

Cell Name: tb\_rail\_amp, View Name: sim\_dc

## 2.3 Miscellaneous

## 2.3.1 Custom Define Class: Bootstrapped Auxiliary Cell

In some cases, there is one or few circuit cell cannot be presented by any existing topology in common RAIL library. As a result, we would like to provide couple of self defined entry for developers. Here is an example. In the bootstrapped sampling circuits, we define a topology as Figure 2.11 illustrates.

# • Cell Name CDC1

## • Pin Definition

Digital Input: A2

Analog In/Out: VO, CAP, A1

#### • Commens:

The cell might be replaced by a  $C^2MOS$  cell in the future RAIL version.

Note that for the custom-define-class (CDC), we do not provide any characters or testbench to analyze its electrical characters. But designers can force the number of CDC cells tracking certain defined cell.



Figure 2.11: Auxiliary cell in boot-strapped switch.

# **Chapter 3**

## **Passive Pcell Data Sheets**

RAIL project requires a couple of passive devices. However, most passive devices have good Pcell programmability in the Cadence/Virtuoso environment. Here we only define couple of custom cells are not supported from the PDK.

## 3.1 Configurable MOS Cap Load

In the case of comparator/delay-line calibration, a varactor-like mos cap load is desired. The key idea of the configurablity is from the fact that biasing source/drain node at logic high or low results in different loading capacitance. The detailed circuits is shown in Figure 3.1.

- Cell Name PCAP, NCAP
- Pin Definition

Digital input: CT, Analog In/Out: Vin

• Analog Character

Load capacitance when CT is high or low,  $(C_{ld1}, C_{ld0})$ 

- Digital Fan-in: 1x unit logic gate
- Reference Testbench

Cell Name: tb\_moscap, View Name: sim\_ac



Figure 3.1: Configurable MOS cap.

## 3.2 Custom Unit MOM Capacitor I – Top/Bottom Imbalance

In SAR ADC designs, it is desired to have an imbalance unit capacitor. Because SAR ADC can tolerate the big parasitic in the bottom place (low impedance mode), but is sensitive to the top plate (high impedance node.) Hereby, we provide an cap array with asymmetrical design 3D structure. One example is shown in 3.2. The top plate is surrounded by the all bottom, except the routing direction.

## • Cell Name MOM1

## • Pin Definition

Analog In/Out: POS, NEG



Figure 3.2: Custom unit cap - type I.

## Analog Character

The *parasitic* capacitance between nodes,  $(C_{unit}, C_{top}, C_{btm})$ , the last two characterize the capacitance between top/bottom place and the general ground.

## • Verilog-A Description

analog I(pos, neg) <+  $C_{unit} \times ddt$ (V(pos, neg))

## • Parametric Scalling factor

The unit cap could be set to within a range of (0.5, 2) fF, by changing the width of top plate. The poly used for decoupling is optional.

## 3.3 Custom Unit MOM Capacitor II – Top/Bottom Balance

Another type of unit cap is fully symmetrical capacitors. One example is illustrated in Figure 3.3. It looks similar with those MOM cap provided in the pdk, only with less capacitance. These capacitors are more desired in capacitor bridges in sensors. Note that the routing for these cells should be very careful.

Figure 3.3: Custom unit cap - type II.

# • Cell Name MOM2

## • Pin Definition

Analog In/Out: POS, NEG

## • Analog Character

The *parasitic* capacitance between nodes,  $(C_{unit}, C_{top}, C_{btm})$ , the last two characterize the capacitance between top/bottom place and the general ground.

## • Verilog-A Description

analog I(pos, neg) <+  $C_{unit} \times ddt$ (V(pos, neg))

## • Parametric Scaling factor

The unit cap could be set to within a range of (0.5, 2) fF, by changing the finger number of top/bottom pairs. The poly used for decoupling is optional.

For the application guide, the RAIL definition for the unit capacitor array are illustrated as rail POS <+ (-C-) NEG @ C=Cu\*N, Cu=1f, N=128, Type=MOM\_I;