# Introduction to GPUs, CUDA Programming, Optimizations, and Research Directions

[CAWS 2020]

Vishwesh Jatala

**Assistant Professor** 

Department of EECS

Indian Institute of Technology Bhilai



vishwesh@iitbhilai.ac.in

#### **Outline**

- Motivation
- GPU Architecture
- CUDA programming
- Instruction execution
- GPU specific optimizations
- Research directions

#### **Motivation**

- For many decades, the single core processors were popular
  - Instruction-level parallelism
  - Core clock frequency
  - Moore's law
- Mid-to late-1990s power wall
  - Power constraints
  - Heat dissipation
- Multicore processors, accelerators, such as GPUs.

## Why GPUs?



- Multicore processors
  - Task level parallelism
  - Graphics rendering is computationally expensive
  - Not efficient for graphics applications

## **Graphics Processing Units**

- The early GPU designs
  - Specialized for graphics processing only
  - Exhibit SIMD execution
  - Less programmable

- In 2007, fully programmable GPUs
  - CUDA released



**NVIDIA GeForce 256** 



### Single-core CPU vs Multi-core vs GPU



## Single-core CPU vs Multi-core vs GPU

Streaming Multiprocessor Streaming Multiprocessor Streaming Multiprocessor



#### **NVIDIA Volta GV100**



# **Specifications**

| Tesla Product                   | Tesla K40            | Tesla M40           | Tesla P100          | Tesla V100                  |
|---------------------------------|----------------------|---------------------|---------------------|-----------------------------|
| GPU                             | GK180 (Kepler)       | GM200 (Maxwell)     | GP100 (Pascal)      | GV100 (Volta)               |
| SMs                             | 15                   | 24                  | 56                  | 80                          |
| TPCs                            | 15                   | 24                  | 28                  | 40                          |
| FP32 Cores / SM                 | 192                  | 128                 | 64                  | 64                          |
| FP32 Cores / GPU                | 2880                 | 3072                | 3584                | 5120                        |
| FP64 Cores / SM                 | 64                   | 4                   | 32                  | 32                          |
| FP64 Cores / GPU                | 960                  | 96                  | 1792                | 2560                        |
| Tensor Cores / SM               | NA                   | NA                  | NA                  | 8                           |
| Tensor Cores / GPU              | NA                   | NA                  | NA                  | 640                         |
| GPU Boost Clock                 | 810/875 MHz          | 1114 MHz            | 1480 MHz            | 1530 MHz                    |
| Peak FP32 TFLOPS <sup>1</sup>   | 5                    | 6.8                 | 10.6                | 15.7                        |
| Peak FP64 TFLOPS <sup>1</sup>   | 1.7                  | .21                 | 5.3                 | 7.8                         |
| Peak Tensor TFLOPS <sup>1</sup> | NA                   | NA                  | NA                  | 125                         |
| Texture Units                   | 240                  | 192                 | 224                 | 320                         |
| Memory Interface                | 384-bit GDDR5        | 384-bit GDDR5       | 4096-bit HBM2       | 4096-bit HBM2               |
| Memory Size                     | Up to 12 GB          | Up to 24 GB         | 16 GB               | 16 GB                       |
| L2 Cache Size                   | 1536 KB              | 3072 KB             | 4096 KB             | 6144 KB                     |
| Shared Memory Size /<br>SM      | 16 KB/32 KB/48<br>KB | 96 KB               | 64 KB               | Configurable up<br>to 96 KB |
| Register File Size / SM         | 256 KB               | 256 KB              | 256 KB              | 256KB                       |
| Register File Size /<br>GPU     | 3840 KB              | 6144 KB             | 14336 KB            | 20480 KB                    |
| TDP                             | 235 Watts            | 250 Watts           | 300 Watts           | 300 Watts                   |
| Transistors                     | 7.1 billion          | 8 billion           | 15.3 billion        | 21.1 billion                |
| GPU Die Size                    | 551 mm²              | 601 mm <sup>2</sup> | 610 mm <sup>2</sup> | 815 mm <sup>2</sup>         |
| Manufacturing<br>Process        | 28 nm                | 28 nm               | 16 nm FinFET+       | 12 nm FFN                   |

#### **CPU vs GPU**



Chip to chip comparison of peak memory bandwidth in GB/s and peak double precision gigaflops for GPUs and CPUs since 2008.

# **GPU Applications**



Reference: https://www.nvidia.com/

Images Source: Internet

# **Specifications**

| Tesla Product                   | Tesla K40            | Tesla M40           | Tesla P100          | Tesla V100                  |
|---------------------------------|----------------------|---------------------|---------------------|-----------------------------|
| GPU                             | GK180 (Kepler)       | GM200 (Maxwell)     | GP100 (Pascal)      | GV100 (Volta)               |
| SMs                             | 15                   | 24                  | 56                  | 80                          |
| TPCs                            | 15                   | 24                  | 28                  | 40                          |
| FP32 Cores / SM                 | 192                  | 128                 | 64                  | 64                          |
| FP32 Cores / GPU                | 2880                 | 3072                | 3584                | 5120                        |
| FP64 Cores / SM                 | 64                   | 4                   | 32                  | 32                          |
| FP64 Cores / GPU                | 960                  | 96                  | 1792                | 2560                        |
| Tensor Cores / SM               | NA                   | NA                  | NA                  | 8                           |
| Tensor Cores / GPU              | NA                   | NA                  | NA                  | 640                         |
| GPU Boost Clock                 | 810/875 MHz          | 1114 MHz            | 1480 MHz            | 1530 MHz                    |
| Peak FP32 TFLOPS <sup>1</sup>   | 5                    | 6.8                 | 10.6                | 15.7                        |
| Peak FP64 TFLOPS <sup>1</sup>   | 1.7                  | .21                 | 5.3                 | 7.8                         |
| Peak Tensor TFLOPS <sup>1</sup> | NA                   | NA                  | NA                  | 125                         |
| Texture Units                   | 240                  | 192                 | 224                 | 320                         |
| Memory Interface                | 384-bit GDDR5        | 384-bit GDDR5       | 4096-bit HBM2       | 4096-bit HBM2               |
| Memory Size                     | Up to 12 GB          | Up to 24 GB         | 16 GB               | 16 GB                       |
| L2 Cache Size                   | 1536 KB              | 3072 KB             | 4096 KB             | 6144 KB                     |
| Shared Memory Size /<br>SM      | 16 KB/32 KB/48<br>KB | 96 KB               | 64 KB               | Configurable up<br>to 96 KB |
| Register File Size / SM         | 256 KB               | 256 KB              | 256 KB              | 256KB                       |
| Register File Size /<br>GPU     | 3840 KB              | 6144 KB             | 14336 KB            | 20480 KB                    |
| TDP                             | 235 Watts            | 250 Watts           | 300 Watts           | 300 Watts                   |
| Transistors                     | 7.1 billion          | 8 billion           | 15.3 billion        | 21.1 billion                |
| GPU Die Size                    | 551 mm²              | 601 mm <sup>2</sup> | 610 mm <sup>2</sup> | 815 mm <sup>2</sup>         |
| Manufacturing<br>Process        | 28 nm                | 28 nm               | 16 nm FinFET+       | 12 nm FFN                   |

# **Multi-GPU Systems**



# **Programming for GPUs**

## **Programming Models**

- CUDA (Compute Unified Device Architecture)
  - Supports NVIDIA GPUs
  - Extension of C programming language
  - Popular in academia

- OpenCL (Open Computing Language)
  - Open source
  - Supports various GPU devices

## **Introduction to CUDA Programming**



## Simple Example

```
_global__ void Square_Kernel(float a){
                                                                  Compute Kernel
   /* Compute index i based on thread id */
   a[i] = a[i] * a[i];
int main() {
     h_a = malloc(..)//host array
     cudaMalloc(d_a,...) //device
     /* Initialize h_a */
                                                                    CPU to GPU
     cudaMemcpy(d_a, h_a, cudaMemcpyHostToDevice)
                                                                    Data transfer
     Square_Kernel<<<ThreadConfig>>> (d_a);
                                                                    Invoke Kernel
     cudaMemcpy(h_a, d_a, cudaMemcpyDeviceToHost)
                                                                    GPU to CPU
     process(h_a);
                                                                    Data transfer
     cudaFree(d_a);
     free(h_a);
```

## **Thread Configuration**

**Square\_Kernel**<<<**ThreadConfig>>>** (d\_a);



**Square\_Kernel**<<<**ThreadBlocks**, **Threads**>>> (d\_a);



# **Scalability**



#### **Execution in GPU**



**Block Size:** 128 threads **Number of Blocks:** 4

**Total threads: 512** 



Threads grouped into warps Size of each warp = 32 threads



Block 0 Block 1 Block 2 Block 3

#### **Instruction Execution**

Warp 0
Warp 1

Warp 2

•

Warp 14

Warp 15

Warp 0, INSTR 0 Warp 1, INSTR 0 Warp 15, INSTR 0 Warp 0, INSTR 1 Warp 1, INSTR 1 Warp 15, INSTR 1

## **Simple Example (Revisit)**

```
_global__ void Square_Kernel(float a){
                                                                  Compute Kernel
   /* Compute index i based on thread id */
   a[i] = a[i] * a[i];
int main() {
     h_a = malloc(..)//host array
     cudaMalloc(d_a,...) //device
     /* Initialize h_a */
                                                                    CPU to GPU
     cudaMemcpy(d_a, h_a, cudaMemcpyHostToDevice)
                                                                    Data transfer
     Square_Kernel<<<ThreadConfig>>> (d_a);
                                                                    Invoke Kernel
     cudaMemcpy(h_a, d_a, cudaMemcpyDeviceToHost)
                                                                    GPU to CPU
     process(h_a);
                                                                    Data transfer
     cudaFree(d_a);
     free(h_a);
```

## **Processing in GPU (SIMD)**



## Threadblock configuration

**Square\_Kernel**<<<**ThreadBlocks**, **Threads**> (d\_a);

- Thread block configuration
  - User choice
  - Depends on problem size
- Problem size = 32768 (1024 \* 32)
  - Threadblocks = 32, No of threads/thread block = 1024
  - □ Threadblocks = 128, No of threads/thread block = 256

**CUDA** thread block occupancy:

https://docs.nvidia.com/cuda/cuda-occupancy-calculator/index.html

# **Compute Capabilities**

| GPU                                    | Kepler GK180          | Maxwell GM200 | Pascal GP100 | Volta GV100                 |
|----------------------------------------|-----------------------|---------------|--------------|-----------------------------|
| Compute Capability                     | 3.5                   | 5.2           | 6.0          | 7.0                         |
| Threads / Warp                         | 32                    | 32            | 32           | 32                          |
| Max Warps / SM                         | 64                    | 64            | 64           | 64                          |
| Max Threads / SM                       | 2048                  | 2048          | 2048         | 2048                        |
| Max Thread Blocks / SM                 | 16                    | 32            | 32           | 32                          |
| Max 32-bit Registers / SM              | 65536                 | 65536         | 65536        | 65536                       |
| Max Registers / Block                  | 65536                 | 32768         | 65536        | 65536                       |
| Max Registers / Thread                 | 255                   | 255           | 255          | 255 <sup>1</sup>            |
| Max Thread Block Size                  | 1024                  | 1024          | 1024         | 1024                        |
| FP32 Cores / SM                        | 192                   | 128           | 64           | 64                          |
| Ratio of SM Registers to FP32<br>Cores | 341                   | 512           | 1024         | 1024                        |
| Shared Memory Size / SM                | 16 KB/32 KB/<br>48 KB | 96 KB         | 64 KB        | Configurable<br>up to 96 KB |

# **CUDA Optimizations**

## **CUDA Programming**



## **CUDA Programming**



## **Optimizations**

- CPU-GPU data transfers consume time
  - Pinned memory
  - Overlapping data transfer using streams
  - Unified memory

- Other optimizations (kernel)
  - Global memory access coalescing
  - Shared memory bank conflicts, etc.

## **Optimizing Memory Transfer – Pinned Memory**

```
int main() {
  h_a = malloc(..)//host pageable
  d_a = cudaMalloc(..) //device
  /* Initialize h_a */
  cudaMemcpy(d_a, h_a, HostToDevice)
  /* Process d_a */
}
```

```
int main() {
  h_a=cudaMallocHost(..)//host pinned
  d_a = cudaMalloc(..) //device
  /* Initialize h_a */
  cudaMemcpy(d_a, h_a, HostToDevice)
  /* Process d_a */
}
```





## **Overlapping Executions**

```
cudaMemcpy(d_a, a, numBytes, cudaMemcpyHostToDevice); _____ Blocking
increment<<<1,N>>>(d_a)
cudaMemcpy(a, d_a, numBytes, cudaMemcpyDeviceToHost); _____ Asynchronous
Blocking
```

```
cudaMemcpy(d_a, a, numBytes, cudaMemcpyHostToDevice);
increment<<<1,N>>>(d_a)
Compute()
cudaMemcpy(a, d_a, numBytes, cudaMemcpyDeviceToHost);
```

# **Overlapping Executions Using Streams**

```
cudaMemcpy(d_a, a, numBytes, cudaMemcpyHostToDevice);
increment<<<1,N>>>(d_a)
cudaMemcpy(a, d_a, numBytes, cudaMemcpyDeviceToHost);
```



## **Overlapping Executions Using Streams**

- Stream is sequence of operations
  - executed on GPU in the same order issued by host

- Operations across different streams
  - can be interleaved
  - can be executed concurrently

## **Overlapping Data Transfer and Execution in Streams**

```
for (int i = 0; i < nStreams; ++i) {
    int offset = i * streamSize;
    cudaMemcpyAsync (/*Arguments */, cudaMemcpyHostToDevice,stream[i]);
}
for (int i = 0; i < nStreams; ++i) {
    int offset = i * streamSize;
    kernel<<<streamSize/blockSize, blockSize, 0, stream[i]>>>(d_a, offset);
}
for (int i = 0; i < nStreams; ++i) {
    int offset = i * streamSize;
    cudaMemcpyAsync ( /* Arguments */, cudaMemcpyDeviceToHost,Stream[i]);
}</pre>
```

Stream<sub>0</sub>
Stream<sub>1</sub>
Stream<sub>2</sub>

| H2D <sub>1</sub> | K <sub>1</sub> | D2H <sub>1</sub> |
|------------------|----------------|------------------|
| H2D <sub>2</sub> | K <sub>2</sub> | D2H <sub>2</sub> |
| H2D <sub>3</sub> | K <sub>3</sub> | D2H <sub>3</sub> |

Copy Kernel

| H2D <sub>1</sub> | H2D <sub>2</sub> | H2D <sub>3</sub> | D2H <sub>1</sub> | D2H <sub>2</sub> | D2H <sub>3</sub> |
|------------------|------------------|------------------|------------------|------------------|------------------|
| K <sub>1</sub>   | K <sub>2</sub>   | K <sub>3</sub>   |                  |                  |                  |

Copy Kernel

| H2D <sub>1</sub> | H2D <sub>2</sub> | H2D <sub>3</sub> | D2H <sub>1</sub> | D2H <sub>2</sub> | D2H <sub>3</sub> |
|------------------|------------------|------------------|------------------|------------------|------------------|
|                  | K <sub>1</sub>   | K <sub>2</sub>   | K <sub>3</sub>   |                  |                  |

## **Memory Management - Unified Memory**

#### Data transfer is automatic

```
int main() {
h_a = malloc(..)//host array
cudaMalloc(d_a,....) //device
/* Initialize h_a */
cudaMemcpy(d_a, h_a, HostToDevice)
 Kernel << 1, N> (d_a);
cudaMemcpy(h_a, d_a, DevicetoHost)
process(h_a);
cudaFree(d_a);
free(h_a);
```

```
int main() {
     cudaMallocManaged(a,...)
     /* Initialize a */
     Kernel<<1, N> (a);
     cudaDeviceSynchronize();
     process(a);
     cudaFree(a);
```

# **Unified Memory in Pascal**

Initially may not have any pages!



**GPU Memory** 



**CPU Memory** 











- Supports processing large inputs
  - Pages may not be allocated on GPU upon cudaMallocManaged()
  - Page faults can occur both in CPU and GPU
  - Oversubscription of pages is possible by evicting the pages in GPU

## **Quick Summary**

- Optimizations are crucial for performance
  - Programmers
  - Architects

- Optimizations
  - Data transfers
  - Warp divergence, access patterns, resource utilization etc.



## **Challenge-1: Data Growth**



**Graph Analytics** 

- Real World Graphs~ TB
- Limited GPU Memory
  - NVIDIA P100 has16 GB memory

## **Challenge-2: Leakage Energy**



## **Challenge-3: High-Performance**



HPC Challenges: Partitioning, Synchronization, and Computation!

#### **Research Directions**

**Application** Development **Programming** Runtimes Compilers **Architecture** 

High Performance, Resource utilization, Energy Efficiency, Programmability

**System Stack** 

#### **Research Overview: Architecture**



**System Stack** 

### **Architectural Research: Performance and Energy**



## **Architectural Research: Memory Limitations**



Compute Node

**Unified Memory** 

Griffin: HPCA 2020 Shin ISCA 2018 Ganguly et al. HPCA 2017 Mosaic MICRO 2017

### **Other Architectural Research Directions**

- CPU-GPU heterogeneous architectures
  - ☐ [Mittal et al. ACM Computing Surveys 2015]

- Machine learning <----> GPUs
  - [Duplo MICRO 2020], [Poise HPCA 2019], [DeftNN MICRO 2017]
- High-performance distributed GPUs
  - ☐ [Chu et al. HiPC 2019], [Chu et al. GPGPU 2019], [Awan et al. EuroMPI 2018]
- Developing/Improving the GPU simulators
  - ☐ [Accel-Sim ISCA 2020], [HMG: HPCA 2020], [MGPUSim ISCA 2019]

## **Summary**

- GPUs are popular platforms for developing applications
  - Introduction to GPU; CUDA Programming;Optimizations
- Limitations:
  - Memory
  - Performance
  - Energy efficiency
- Research:
  - High-performance and energy efficient architectures; Distributed systems

### **Questions?**