PACO, ARMIN R. BSCpE – 3A

# **LOGIC GATES**

**AIM:** Write a VHDL code for all the logic gates.

#7-TITLE: EX-NOR gate

## **OUTPUT WAVE FORM:**



#### **RTL VIEW:**



#### **CODE:**

### **VIVA QUESTIONS:**

1. Implement the following function using VHDL coding. (Try to minimize if you can).

 $F(A,B,C,D)=(A'+B+C) \cdot (A+B'+D') \cdot (B+C'+D') \cdot (A+B+C+D)$ 

2. What will be the no. of rows in the truth table of N variables?

Each variable has two possible values: 0 or 1. If you have NNN independent variables, the number of different ways you can assign 0s and 1s to them is  $2\times2\times...\times22$  \times 2 \times ... \times  $2\times2\times2\times...\times2$  (N times), which is  $2N2^N2N$ .

3. What are the advantages of VHDL?

VHDL has several key benefits: it's portable across different platforms, encourages modular and reusable design, and provides strong simulation and verification tools. It allows for precise hardware modeling and supports concurrent processes, making it a great choice for creating efficient and reliable digital systems.

4. Design Ex-OR gate using behavioral model?

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;

entity XOR_Gate is
    Port ( A : in STD_LOGIC;
        B : in STD_LOGIC;
        Y : out STD_LOGIC);
end XOR_Gate;

architecture Behavioral of XOR Gate is
```

5. Implement the following function using VHDL code f=AB+CD.

```
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity logic function is
    Port ( A : in STD LOGIC;
            B : in STD LOGIC;
            C : in STD LOGIC;
            D : in STD LOGIC;
            f : out STD LOGIC);
end logic function;
architecture Behavioral of logic function is
begin
    -- Behavioral description of the function f = AB + CD
    process (A, B, C, D)
    begin
         f \ll (A \text{ and } B) \text{ or } (C \text{ and } D);
    end process;
end Behavioral;
```

- 6. What are the differences between half adder and full adder?
- A full adder is a more complex version of a half adder as it can handle the carry input from previous stages, making it essential for multi-bit addition.
- 7. What are the advantages of minimizing the logical expressions?
- Minimizing logical expressions enhances efficiency, performance, and cost-effectiveness in digital circuit design.
- 8. What does a combinational circuit mean?
- Combinational circuits are digital circuits where the output depends only on the current inputs, with no memory of past inputs. They perform specific logical functions, and the output is determined instantly based on the present input values. Examples include logic gates, adders, and multiplexers.

```
9. Implement the half adder using VHDL code?
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Half Adder is
    Port ( A : in STD LOGIC;
           B : in STD LOGIC;
           Sum : out STD LOGIC;
           Carry : out STD LOGIC);
end Half Adder;
architecture Behavioral of Half Adder is
begin
    -- Sum is the XOR of A and B
    Sum <= A xor B;
    -- Carry is the AND of A and B
    Carry <= A and B;</pre>
end Behavioral;
10. Implement the full adder using two half adders and write VHDL program in
structural model?
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Full Adder is
    Port ( A : in STD LOGIC;
           B : in STD LOGIC;
           Cin : in STD LOGIC; -- Carry input
           Sum : out STD LOGIC;
           Cout : out STD LOGIC); -- Carry output
end Full Adder;
architecture Structural of Full Adder is
    -- Component declaration of Half Adder
    component Half Adder
        Port ( A : in STD LOGIC;
                B : in STD LOGIC;
                Sum : out STD LOGIC;
                Carry : out STD LOGIC);
    end component;
    -- Internal signals for the half adders
    signal Sum1, Sum2 : STD LOGIC;
    signal Carry1, Carry2 : STD LOGIC;
```

```
begin
```

```
-- First half adder adds A and B

HA1: Half_Adder port map (A => A, B => B, Sum => Sum1, Carry => Carry1);

-- Second half adder adds Sum1 and Cin

HA2: Half_Adder port map (A => Sum1, B => Cin, Sum => Sum2, Carry => Carry2);

-- Sum is the output of the second half adder

Sum <= Sum2;

-- Carry out is the OR of the two carry outputs

Cout <= Carry1 or Carry2;

end Structural;
```