

Cadence Training Services learning maps provide a comprehensive visual overview of the learning opportunities for Cadence customers. They provide recommended course flows as wel as tool experience and knowledge levels to guide students through a complete learning plan. Learning Maps cover all Cadence® technologies and reference courses available worldwide. For course names, descriptions, and schedules, please select the Browse Catalog button at <a href="https://www.cadence.com/training">https://www.cadence.com/training</a>.

#### Contents

- PCB Design and Analysis
- Custom IC, Analog, and RF Design
- Digital Design and Signoff

- System Design and Analysis
- IC Package Design and Analysis
- Tensilica® Processor IP

Computational Fluid Dynamics

cadence

#### PCB Design and Analysis Learning Map











# IC Package Design and Analysis Learning Map



Advanced

Beginner



# Circuit Modeling, Analog/Mixed-Signal/RF Circuit Design and Simulation

Custom IC, Analog, Microwave and RF Design Learning Map













# Physical Design and Advanced Nodes

# Virtuoso® Layout Design Basics Virtuoso Connectivity-Driven **Layout Transition** L XL GXL EXL 2 Virtuoso Abstract Generator GXL 1 Virtuoso Floorplanner GXL 1 Virtuoso® Advanced-Node – ICADVM Virtuoso Layout for Advanced 2 Nodes T1: Place and Route (2) 1 T2: Electromigration (2) (0.5)



Custom IC, Analog and RF Design Learning Map

Quantus™ Pegasus Extraction Verification Solution System NEW Transistor-Level **2 2** Series **Physical** T1: Overview Verification and Technology System Setup NEW **Q** 0.5 **2 2** T2: Parasitic Extraction NEW **Physical** Verification Language T3: Extracted Rules-Writer View Flows and Advanced Features NEW **⊘** 0.5 **≟** 

**Physical Verification** 

Advanced





IC CAD

Introduction (2) [2]

SKILL Language

SKILL Development

of Parameterized

**Advanced SKILL** 

Programming NEW

Cells NEW

Language

**⊘ 5 4** 

**2 2** 

3

**Programming** 

SKILL® Language

**Programming** 



**Platform** 



**€ EXL** 0.5 **♣** 

Virtuoso Layout for Advanced **Nodes and Methodology** 









# Digital Design and Signoff Learning Map





#### System Design and Verification Learning Map



#### System Design and Verification Learning Map



# Safety and Reliability Platform Learning Map

# MIDAS Safety Platform





Advanced

Beginner







# Computational Fluid Dynamics



Number of days for instructor-led course

Advanced

Beginner



© 2020 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, and the other Cadence marks found at <a href="www.cadence.com/go/trademarks">www.cadence.com/go/trademarks</a> are trademarks or registered trademarks or cadenarks or cadenarks or cadenarks or cadenarks or cadenarks or cadenarks or service marks owned by MIPI Alliance. All PCI-SIG specifications are registered trademarks or trademarks or cadenarks or cadenary cadenary