

### Intel Stratix 10

# INTEL° STRATIX° 10 GX/SX PRODUCT TABLE

| PROE   | DUCT LINE                                                              | GX 400<br>SX 400                                                                                                                                                                                                                                                                                              | GX 650<br>SX 650   | GX 850<br>SX 850  | GX 1100<br>SX 1100   | GX 1650<br>SX 1650 | GX 2100<br>SX 2100 | GX 2500<br>SX 2500 | GX 2800<br>SX 2800 | GX 1660   | GX 2110   | GX 10M                |
|--------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|----------------------|--------------------|--------------------|--------------------|--------------------|-----------|-----------|-----------------------|
|        | Logic elements (LEs) <sup>1</sup>                                      | 378,000                                                                                                                                                                                                                                                                                                       | 612,000            | 841,000           | 1,325,000            | 1,624,000          | 2,005,000          | 2,422,000          | 2,753,000          | 1,679,000 | 2,073,000 | 10,200,000            |
| Ì      | Adaptive logic modules (ALMs)                                          | 128,160                                                                                                                                                                                                                                                                                                       | 207,360            | 284,960           | 449,280              | 550,540            | 679,680            | 821,150            | 933,120            | 569,200   | 702,720   | 3,466,080             |
| Ì      | ALM registers                                                          | 512,640                                                                                                                                                                                                                                                                                                       | 829,440            | 1,139,840         | 1,797,120            | 2,202,160          | 2,718,720          | 3,284,600          | 3,732,480          | 2,276,800 | 2,810,880 | 13,864,320            |
|        | Hyper-Registers from Intel® Hyperflex™ FPGA architecture               | Millions of Hyper-Registers distributed throughout the monolithic FPGA fabric                                                                                                                                                                                                                                 |                    |                   |                      |                    |                    |                    |                    |           |           |                       |
|        | Programmable clock trees synthesizable                                 | Hundreds of synthesizable clock trees                                                                                                                                                                                                                                                                         |                    |                   |                      |                    |                    |                    |                    |           |           |                       |
| nrce   | M20K memory blocks                                                     | 1,537                                                                                                                                                                                                                                                                                                         | 2,489              | 3,477             | 5,461                | 5,851              | 6,501              | 9,963              | 11,721             | 6,162     | 6,847     | 12,950                |
| Resol  | M20K memory size (Mb)                                                  | 30                                                                                                                                                                                                                                                                                                            | 49                 | 68                | 107                  | 114                | 127                | 195                | 229                | 120       | 134       | 253                   |
| -      | MLAB memory size (Mb)                                                  | 2                                                                                                                                                                                                                                                                                                             | 3                  | 4                 | 7                    | 8                  | 11                 | 13                 | 15                 | 9         | 11        | 55                    |
| Ī      | Variable-precision digital signal processing (DSP) blocks              | 648                                                                                                                                                                                                                                                                                                           | 1,152              | 2,016             | 2,592                | 3,145              | 3,744              | 5,011              | 5,760              | 3,326     | 3,960     | 3,456                 |
|        | 18 x 19 multipliers                                                    | 1,296                                                                                                                                                                                                                                                                                                         | 2,304              | 4,032             | 5,184                | 6,290              | 7,488              | 10,022             | 11,520             | 6,652     | 7,920     | 6,912                 |
| Ì      | Peak fixed-point performance (TMACS) <sup>2</sup>                      | 2.6                                                                                                                                                                                                                                                                                                           | 4.6                | 8.1               | 10.4                 | 12.6               | 15.0               | 20.0               | 23.0               | 13.3      | 15.8      | 13.8                  |
|        | Peak floating-point performance (TFLOPS) <sup>3</sup>                  | 1.0                                                                                                                                                                                                                                                                                                           | 1.8                | 3.2               | 4.1                  | 5.0                | 6.0                | 8.0                | 9.2                | 5.3       | 6.3       | 5.5                   |
|        | Secure device manager                                                  | AES-256/SHA-256 bitsream encryption/authentication, physically unclonable function (PUF), ECDSA 256/384 boot code authentication, side channel attack protection                                                                                                                                              |                    |                   |                      |                    |                    |                    |                    |           | -         |                       |
| res    | Hard processor system <sup>4</sup>                                     | Quad-core 64-bit ARM* Cortex*-A53 up to 1.5 GHz with 32KB I/D cache, NEON coprocessor, 1 MB L2 Cache, direct memory access (DMA), system memory management unit, cache coherency unit, hard memory controllers, USB 2.0 x2, 1G EMAC x3, UART x2, SPI x4, I2C x5, general purpose timers x7, watchdog timer x4 |                    |                   |                      |                    |                    |                    |                    |           | -         | -                     |
| Featu  |                                                                        | SX 400                                                                                                                                                                                                                                                                                                        | SX 650             | SX 850            | SX 1100              | SX 1650            | SX 2100            | SX 2500            | SX 2800            |           |           |                       |
| ralF   | Maximum user I/O pins                                                  | 392                                                                                                                                                                                                                                                                                                           | 392                | 688               | 688                  | 704                | 704                | 1160               | 1160               | 688       | 688       | 2,304                 |
| ectu   | Maximum LVDS pairs 1.6 Gbps (RX or TX)                                 | 192                                                                                                                                                                                                                                                                                                           | 192                | 336               | 336                  | 336                | 336                | 576                | 576                | 336       | 336       | 1152⁵                 |
| Archit | Total full duplex transceiver count                                    | 24                                                                                                                                                                                                                                                                                                            | 24                 | 48                | 48                   | 96                 | 96                 | 96                 | 96                 | 48        | 48        | 48                    |
| Pη     | GXT full duplex transceiver count (up to 28.3 Gbps)                    | 16                                                                                                                                                                                                                                                                                                            | 16                 | 32                | 32                   | 64                 | 64                 | 64                 | 64                 | 32        | 32        | -                     |
| /0 ar  | GX full duplex transceiver count (up to 17.4 Gbps)                     | 8                                                                                                                                                                                                                                                                                                             | 8                  | 16                | 16                   | 32                 | 32                 | 32                 | 32                 | 16        | 16        | 48                    |
|        | PCI Express* (PCIe*) hard intellectual property (IP) blocks (Gen3 x16) | 1                                                                                                                                                                                                                                                                                                             | 1                  | 2                 | 2                    | 4                  | 4                  | 4                  | 4                  | 2         | 2         | <b>4</b> <sup>6</sup> |
|        | Memory devices supported                                               | ces supported DDR4, DDR3, DDR2, DDR, QDR II, QDR II+, RLDRAM II, RLDRAM 3, HMC, MoSys                                                                                                                                                                                                                         |                    |                   |                      |                    |                    |                    |                    |           |           |                       |
| Packa  | age Options and I/O Pins: General-Purpose I/O (GPIO) Count,            | High-Voltage I/O                                                                                                                                                                                                                                                                                              | Count, LVDS Pairs, | and Transceiver ( | Count <sup>7,8</sup> |                    |                    |                    |                    |           |           |                       |
|        | 2 pin (35 mm x 35 mm, 1.0 mm pitch)                                    | 392,8,192,24                                                                                                                                                                                                                                                                                                  | 392,8,192,24       |                   |                      |                    |                    |                    |                    |           |           |                       |

- 1. LE counts valid in comparing across Intel FPGA devices, and are conservative vs. competing FPGAs.
- 2. Fixed point performance assumes the use of pre-adder.

F1760 pin (42.5 mm x 42.5 mm, 1.0 mm pitch)

F2397 pin (50 mm x 50 mm, 1.0 mm pitch)

F2912 pin (55 mm x 55 mm, 1.0 mm pitch) F4938 pin (70 mm x 74 mm, 1.0 mm pitch)

- 3. Floating point performance is IEEE-754 compliant single-precision.
- 4. Quad-core ARM Cortex-A53 hard processor system only available in Stratix 10 SX SoCs.
- 5. 1.4 Gbps LVDS maximum rate for GX 10M.
- 6. PCle Gen3 x 8 support for GX 10M.
- 7. A subset of pins for each package are used for high-voltage 3.0 V and 2.5 V interfaces.
- 8. All data is preliminary and subject to change without prior notice.

688,16,336,48 688,16,336,48 688,16,336,48

392,8,192,24 Numbers indicate total GPIO count, high-voltage I/O count, LVDS pairs, and transceiver count.

704,32,336,96

688,16,336,48 688,16,336,48 688,16,336,48

704,32,336,96

704,32,336,96

1160,8,576,24 1160,8,576,24

688,16,336,48

688,16,336,48

2304,0,1152,48

Indicates pin migration path.

704,32,336,96



## Intel<sup>®</sup> Stratix<sup>®</sup> 10

# INTEL STRATIX 10 GX/SX PRODUCT TABLE

| PRODUCT LINE                                       | SX 400                                                                                                                                                                                                                                                                                                                                                                                     | SX 650                                    | SX 850                             | SX 1100              | SX 1650             | SX 2100             | SX 2500           | SX 2800         |  |  |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------------------|----------------------|---------------------|---------------------|-------------------|-----------------|--|--|--|
| Processor                                          | Quad-core 64 bit                                                                                                                                                                                                                                                                                                                                                                           | ARM Cortex-A53 M                          | 1PCore* processor                  |                      |                     |                     |                   |                 |  |  |  |
| Maximum processor frequency                        | 1.5 GHz <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                       |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Processor cache and co-processors                  | <ul> <li>L1 instruction cache (32 KB)</li> <li>L1 data cache (32 KB) with error correction code (ECC)</li> <li>Level 2 cache (1 MB) with ECC</li> <li>Floating-point unit (FPU) single and double precision</li> <li>ARM NEON media engine</li> <li>ARM CoreSight* debug and trace technology</li> <li>System Memory Management Unit (SMMU)</li> <li>Cache Coherency Unit (CCU)</li> </ul> |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Scratch pad RAM                                    | 256 KB                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| HPS DDR memory                                     | DDR4, DDR3 (Up                                                                                                                                                                                                                                                                                                                                                                             | to 64 bit with ECC)                       |                                    |                      |                     |                     |                   |                 |  |  |  |
| Direct memory access (DMA) controller              | 8 channels                                                                                                                                                                                                                                                                                                                                                                                 |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| EMAC                                               | 3X 10/100/1000                                                                                                                                                                                                                                                                                                                                                                             | Ethernet media acc                        | cess controller (EMA               | C) with integrated [ | DMA                 |                     |                   |                 |  |  |  |
| USB on-the-go (OTG) controller                     | 2X USB OTG with                                                                                                                                                                                                                                                                                                                                                                            | integrated DMA                            |                                    |                      |                     |                     |                   |                 |  |  |  |
| UART controller                                    | 2X UART 16550 compatible                                                                                                                                                                                                                                                                                                                                                                   |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Serial peripheral interface (SPI) controller       | 4X SPI                                                                                                                                                                                                                                                                                                                                                                                     |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| I <sup>2</sup> C controller                        | 5X I <sup>2</sup> C                                                                                                                                                                                                                                                                                                                                                                        |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Quad SPI flash controller                          | 1X SIO, DIO, QIO SPI flash supported                                                                                                                                                                                                                                                                                                                                                       |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| SD/SDIO/MMC controller                             | 1X eMMC 4.5 with DMA and CE-ATA support                                                                                                                                                                                                                                                                                                                                                    |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| NAND flash controller                              | <ul> <li>1X ONFI 1.0 or later</li> <li>8 and 16 bit support</li> </ul>                                                                                                                                                                                                                                                                                                                     |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| General-purpose timers                             | 4X                                                                                                                                                                                                                                                                                                                                                                                         |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Software-programmable general-purpose I/Os (GPIOs) | Maximum 48 GPI                                                                                                                                                                                                                                                                                                                                                                             | Os                                        |                                    |                      |                     |                     |                   |                 |  |  |  |
| HPS DDR Shared I/O                                 | 3X 48 - May be as                                                                                                                                                                                                                                                                                                                                                                          | signed to HPS for I                       | HPS DDR access                     |                      |                     |                     |                   |                 |  |  |  |
| Direct I/Os                                        | 48 I/Os to connec                                                                                                                                                                                                                                                                                                                                                                          | t HPS peripherals                         | directly to I/O                    |                      |                     |                     |                   |                 |  |  |  |
| Watchdog timers                                    | 4X                                                                                                                                                                                                                                                                                                                                                                                         |                                           |                                    |                      |                     |                     |                   |                 |  |  |  |
| Security                                           |                                                                                                                                                                                                                                                                                                                                                                                            | nager, Advanced Ei<br>de channel attack p | ncryption Standard (<br>protection | AES) AES-256/SH      | A-256 bitsream encr | yption/authenticati | on, PUF, ECDSA 25 | 6/384 boot code |  |  |  |

### Notes:

1. With overdrive feature.