

# Intel® Stratix® 10 Embedded Memory User Guide

Updated for Intel® Quartus® Prime Design Suite: 19.1



UG-S10MEMORY | 2019.11.19 Latest document on the web: PDF | HTML



# **Contents**

| 1. Intel® Stratix® 10 Embedded Memory Overview                                                            | 4    |
|-----------------------------------------------------------------------------------------------------------|------|
| 1.1. Intel Stratix 10 Embedded Memory Features                                                            | 4    |
| 1.2. Intel Stratix 10 Embedded Memory Capacity                                                            | 6    |
| 2. Intel Stratix 10 Embedded Memory Architecture and Feature                                              | es 8 |
| 2.1. Byte Enable in Intel Stratix 10 Embedded Memory Blocks                                               |      |
| 2.1.1. Byte Enable Controls                                                                               |      |
| 2.1.2. Data Byte Output                                                                                   |      |
| 2.1.3. Byte Enable Behavior                                                                               |      |
| 2.2. Address Clock Enable Support                                                                         |      |
| 2.3. Asynchronous Clear and Synchronous Clear                                                             |      |
| 2.4. Memory Blocks Error Correction Code Support                                                          |      |
| 2.4.1. Parity Bit                                                                                         |      |
| 2.4.2. ECC Parity Flip                                                                                    | 14   |
| 2.4.3. ECC Read-During-Write Behavior                                                                     |      |
| 2.4.4. Error Correction Code Truth Table                                                                  |      |
| 2.5. Force-to-Zero                                                                                        |      |
| 2.6. Coherent Read Memory                                                                                 |      |
| 2.6.1. Forwarding Logic                                                                                   |      |
| 2.7. Freeze Logic                                                                                         |      |
| 2.8. True Dual Port Dual Clock Emulator                                                                   |      |
| 2.9. Intel Stratix 10 Supported Embedded Memory IP Cores                                                  |      |
| 2.10. Intel Stratix 10 Embedded Memory Clocking Modes                                                     |      |
| 2.10.1. Single Clock Mode                                                                                 |      |
| 2.10.2. Read/Write Clock Mode                                                                             |      |
| 2.10.3. Input/Output Clock Mode                                                                           |      |
| 2.10.4. Asynchronous/Synchronous Clears in Clocking N                                                     |      |
| 2.10.5. Output Read Data in Simultaneous Read/Write                                                       |      |
| 2.10.6. Independent Clock Enables in Clocking Modes 2.11. Intel Stratix 10 Embedded Memory Configurations |      |
| 2.11. Intel Straux 10 Embedded Memory Configurations                                                      |      |
| 2.11. Mixed-Width Fort Configurations                                                                     |      |
| <del>-</del>                                                                                              |      |
| 3. Intel Stratix 10 Embedded Memory Design Considerations                                                 |      |
| 3.1. Consider the Memory Block Selection                                                                  |      |
| 3.2. Consider the Concurrent Read Behavior                                                                |      |
| 3.3. Customize Read-During-Write Behavior                                                                 |      |
| 3.3.1. Same-Port Read-During-Write Mode                                                                   |      |
| 3.3.2. Mixed-Port Read-During-Write Mode                                                                  |      |
| 3.4. Consider Power-Up State and Memory Initialization                                                    |      |
| 3.5. Reduce Power Consumption                                                                             |      |
| 3.6. Avoid Providing Non-Deterministic Input                                                              | 36   |
| 4. Intel Stratix 10 Embedded Memory IP Core References                                                    | 37   |
| 4.1. On Chip Memory RAM and ROM Intel FPGA IP Cores                                                       | 37   |
| 4.1.1. RAM: 1-PORT Intel FPGA IP Parameters                                                               |      |
| 4.1.2. RAM: 2-PORT Intel FPGA IP Parameters                                                               | 40   |
| 4.1.3. RAM: 4-PORT Intel FPGA IP Parameters                                                               | 46   |





| 4.1.4. ROM: 1-PORT Intel FPGA IP Parameters                                      | _    |
|----------------------------------------------------------------------------------|------|
| 4.1.5. ROM: 2-PORT Intel FPGA IP Parameters                                      | 49   |
| 4.1.6. RAM and ROM Interface Signals                                             | 51   |
| 4.1.7. Changing Parameter Settings Manually                                      | 55   |
| 4.2. eSRAM Intel FPGA IP                                                         | 58   |
| 4.2.1. eSRAM System Features                                                     | 59   |
| 4.2.2. eSRAM Intel FPGA IP Parameters                                            | 62   |
| 4.2.3. eSRAM Intel FPGA IP Interface Signals                                     | 64   |
| 4.2.4. eSRAM Intel FPGA IP Simulation Walk Through                               | 66   |
| 4.2.5. eSRAM Timing Diagrams                                                     | 66   |
| 4.3. FIFO Intel FPGA IP                                                          | 67   |
| 4.3.1. Configuration Methods                                                     | 68   |
| 4.3.2. Specifications                                                            | 68   |
| 4.3.3. FIFO Functional Timing Requirements                                       | 75   |
| 4.3.4. SCFIFO ALMOST_EMPTY Functional Timing                                     | 76   |
| 4.3.5. FIFO Output Status Flag and Latency                                       |      |
| 4.3.6. FIFO Metastability Protection and Related Options                         |      |
| 4.3.7. FIFO Synchronous Clear and Asynchronous Clear Effect                      |      |
| 4.3.8. SCFIFO and DCFIFO Show-Ahead Mode                                         |      |
| 4.3.9. Different Input and Output Width                                          |      |
| 4.3.10. DCFIFO Timing Constraint Setting                                         |      |
| 4.3.11. Coding Example for Manual Instantiation                                  |      |
| 4.3.12. Design Example                                                           |      |
| 4.3.13. Gray-Code Counter Transfer at the Clock Domain Crossing                  |      |
| 4.3.14. Guidelines for Embedded Memory ECC Feature                               |      |
| 4.3.15. FIFO Intel FPGA IP Parameters                                            |      |
| 4.3.16. Reset Scheme                                                             |      |
| 4.4. FIFO2 Intel FPGA IP                                                         |      |
| 4.4.1. Configuration Methods                                                     |      |
| 4.4.2. Fmax Target Measuring Methodology                                         |      |
| 4.4.3. Performance Considerations                                                |      |
| 4.4.4. FIFO2 Intel FPGA IP Features                                              |      |
| 4.4.5. FIFO2 Intel FPGA IP Parameters                                            |      |
| 4.4.6. FIFO2 Intel FPGA IP Interface Signals                                     |      |
| 4.4.7. Reset and Clock Schemes                                                   | .107 |
| 5. Intel Stratix 10 Embedded Memory Design Example                               |      |
| 5.1. FIFO and FIFO2 Design Example                                               |      |
| 5.1.1. Generating the Design Example                                             |      |
| 5.1.2. Simulating the Design Example                                             |      |
| 6. Intel Stratix 10 Embedded Memory User Guide Archives                          | 116  |
| 7. Document Revision History for the Intel Stratix 10 Embedded Memory User Guide | 117  |
| ,                                                                                |      |







# 1. Intel® Stratix® 10 Embedded Memory Overview

Intel $^{\otimes}$  Stratix $^{\otimes}$  10 embedded memory blocks are flexible and provide an optimal amount of various sized memory arrays to fit your design requirements.

#### **Related Information**

## HyperFlex Core Architecture, Intel Stratix 10 Device Overview

Provides more information about Hyper-Registers and the HyperFlex core architecture. Hyper-Registers are additional registers available in every interconnect routing segment throughout the core fabric, including the routing segments connected to the memory logic array block (MLAB) and M20K block inputs and outputs.

# 1.1. Intel Stratix 10 Embedded Memory Features

The Intel Stratix 10 devices contain three types of memory blocks: Embedded SRAM (eSRAM) blocks, M20K blocks, and memory logic array blocks (MLABs).

- 47.25-Megabit (Mb) eSRAM blocks
  - Fast path, low latency, high bandwidth and very high random transaction rate (RTR) on-chip memory block
  - Each block consists of 8 channels and each channel has 42 banks.
  - Each bank is configurable to 2K depth and 72-bit data width
  - Supports only simple dual-port RAM with concurrent read and write access per channel
- 20-kilobit (Kb) M20K blocks
  - Blocks of dedicated memory resources.
  - Ideal for larger memory arrays, while providing a large number of independent ports.
- 640-bit MLABs
  - Enhanced memory blocks configured from dual-purpose logic array blocks (LABs).
  - Ideal for wide and shallow memory arrays.
  - Optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines.
  - Each MLAB is made up of ten adaptive logic modules (ALMs).

In Intel Stratix 10 devices, you can configure each ALM in the MLAB as ten  $32\times2$  blocks. The Intel Stratix 10 devices provide one  $32\times20$  simple dual-port SRAM block per MLAB.

The Intel Stratix 10 embedded memory blocks support the following operation modes:

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered

## 1. Intel® Stratix® 10 Embedded Memory Overview

UG-S10MEMORY | 2019.11.19



- Single-port
- Simple dual-port
- True dual-port
- Simple quad-port
- ROM

# **Table 1.** Intel Stratix 10 Embedded Memory Features

This table summarizes the features supported by the Intel Stratix 10 embedded memory blocks.

| 750 MHz                                                 | 1 GHz (simple dual-port RAM mode)     600 MHz (true dual-port and simple quad-port RAM mode)                                                                            | 1 GHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 47.25 Mb                                                | 20,480 bits                                                                                                                                                             | 640 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| N/A                                                     | Supported                                                                                                                                                               | Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N/A                                                     | Supported (only in simple dual-port RAM mode)                                                                                                                           | Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N/A                                                     | Supported                                                                                                                                                               | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| N/A                                                     | Supported                                                                                                                                                               | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| N/A                                                     | Supported                                                                                                                                                               | Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N/A                                                     | Supported (only in simple dual-port RAM mode)                                                                                                                           | Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N/A                                                     | Supported                                                                                                                                                               | Supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| N/A                                                     | N/A                                                                                                                                                                     | Only for flow-through read memory operations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| N/A                                                     | Output ports are cleared                                                                                                                                                | Registered output ports<br>are cleared     Unregistered output<br>ports read memory<br>contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| N/A                                                     | Output registers and output latches                                                                                                                                     | Output registers and output latches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Rising clock edges                                      | Rising clock edges                                                                                                                                                      | Rising clock edges                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| N/A                                                     | Output ports set to New<br>Data or Don't Care                                                                                                                           | Output ports set to <i>Don't</i> Care                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Write-forwarding feature  ON = New Data  OFF = Old Data | Simple Dual Port RAM: Output ports set to Old Data or Don't Care  True Dual Port RAM: Output ports set to Don't Care  Simple Quad Port: Output ports set to new_a old b | Output ports set to <i>New</i> Data, Old Data, or Don't  Care                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                         | 47.25 Mb  N/A  N/A  N/A  N/A  N/A  N/A  N/A  N/                                                                                                                         | RAM mode)  600 MHz (true dual-port and simple quad-port RAM mode)  47.25 Mb  20,480 bits  N/A  Supported  N/A  Supported (only in simple dual-port RAM mode)  N/A  Supported  N/A  Output ports are cleared  N/A  N/A  Output ports are cleared  N/A  Output ports set to New Data or Don't Care  Write-forwarding feature ON = New Data OFF = Old Data  Simple Dual Port RAM: Output ports set to Old Data or Don't Care True Dual Port RAM: Output ports set to Don't Care Simple Quad Port: Output ports set to |





| Features                                 | eSRAM                                                                                               | M20K                                                                                                                           | MLAB                                              |
|------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Error Correction Code (ECC) support      | Soft IP using the Intel Quartus® Prime software     Built-in support ×64-wide simple dual-port mode | Soft IP using the Intel Quartus Prime software     Hard IP     Built-in support ×32-wide simple dual-port mode     Parity bits | Soft IP using the Intel<br>Quartus Prime software |
| Force-to-Zero                            | N/A                                                                                                 | Supported                                                                                                                      | N/A                                               |
| Coherent read memory                     | N/A                                                                                                 | Supported                                                                                                                      | N/A                                               |
| Freeze logic                             | N/A                                                                                                 | Supported                                                                                                                      | N/A                                               |
| True dual port (TDP) dual clock emulator | N/A                                                                                                 | Supported                                                                                                                      | N/A                                               |

# 1.2. Intel Stratix 10 Embedded Memory Capacity

# Table 2. Embedded Memory Capacity and Distribution in Intel Stratix 10 Devices

This table lists the embedded memory capacity for Intel Stratix 10 GX, Intel Stratix 10 MX, Intel Stratix 10 SX, and Intel Stratix 10 TX variants.

| Variant          | <b>Product Line</b> | eSF   | RAM                | M2     | :0K                | ML     | .AB                | Total RAM      |
|------------------|---------------------|-------|--------------------|--------|--------------------|--------|--------------------|----------------|
|                  |                     | Block | RAM Bit<br>(Mbits) | Block  | RAM Bit<br>(Mbits) | Block  | RAM Bit<br>(Mbits) | Bit<br>(Mbits) |
| Intel Stratix 10 | GX 400              | N/A   | N/A                | 1,537  | 30                 | 3,276  | 2                  | 32             |
| GX               | GX 650              | N/A   | N/A                | 2,489  | 49                 | 5,364  | 3                  | 52             |
|                  | GX 850              | N/A   | N/A                | 3,477  | 68                 | 7,124  | 4                  | 72             |
|                  | GX 1100             | N/A   | N/A                | 5,461  | 107                | 11,556 | 7                  | 114            |
|                  | GX 1650             | N/A   | N/A                | 5,851  | 114                | 13,764 | 8                  | 122            |
|                  | GX 2100             | N/A   | N/A                | 6,501  | 127                | 17,316 | 11                 | 138            |
|                  | GX 2500             | N/A   | N/A                | 9,963  | 195                | 20,529 | 13                 | 208            |
|                  | GX 2800             | N/A   | N/A                | 11,721 | 229                | 23,796 | 15                 | 244            |
|                  | GX 4500             | N/A   | N/A                | 7,033  | 137                | 37,821 | 23                 | 160            |
|                  | GX 5500             | N/A   | N/A                | 7,033  | 137                | 47,700 | 29                 | 166            |
| Intel Stratix 10 | MX 1650             | 2     | 94.5               | 6,162  | 120                | 14,230 | 9                  | 223.5          |
| MX               | MX 2100             | 2     | 94.5               | 6,847  | 134                | 17,856 | 11                 | 239.5          |
| Intel Stratix 10 | SX 400              | N/A   | N/A                | 1,537  | 30                 | 3,276  | 2                  | 32             |
| SX               | SX 650              | N/A   | N/A                | 2,489  | 49                 | 5,364  | 3                  | 52             |
|                  | SX 850              | N/A   | N/A                | 3,477  | 68                 | 7,124  | 4                  | 72             |
|                  | SX 1100             | N/A   | N/A                | 5,461  | 107                | 11,556 | 7                  | 114            |
|                  | SX 1650             | N/A—  | N/A                | 5,851  | 114                | 13,764 | 8                  | 122            |
|                  | SX 2100             | N/A   | N/A                | 6,501  | 127                | 17,316 | 11                 | 138            |
|                  | SX 2500             | N/A   | N/A                | 9,963  | 195                | 20,529 | 13                 | 208            |
|                  | SX 2800             | N/A   | N/A                | 11,721 | 229                | 23,796 | 15                 | 244            |
|                  |                     |       | •                  |        | •                  | •      | C                  | ontinued       |



## 1. Intel® Stratix® 10 Embedded Memory Overview

UG-S10MEMORY | 2019.11.19



| Variant          | <b>Product Line</b> | eSR   | RAM                | M2     | 0K                 | ML     | AB                 | Total RAM      |
|------------------|---------------------|-------|--------------------|--------|--------------------|--------|--------------------|----------------|
|                  |                     | Block | RAM Bit<br>(Mbits) | Block  | RAM Bit<br>(Mbits) | Block  | RAM Bit<br>(Mbits) | Bit<br>(Mbits) |
|                  | SX 4500             | N/A   | N/A                | 7,033  | 137                | 37,821 | 23                 | 160            |
|                  | SX 5500             | N/A   | N/A                | 7,033  | 137                | 47,700 | 29                 | 166            |
| Intel Stratix 10 | TX 400              | N/A—  | N/A                | 1,537  | 30                 | 3,276  | 2                  | 32             |
| TX               | TX 650              | N/A   | N/A                | 2,489  | 49                 | 5,364  | 3                  | 52             |
|                  | TX 800              | N/A   | N/A                | 3,477  | 68                 | 7,124  | 4                  | 72             |
|                  | TX 1100             | N/A   | N/A                | 5,461  | 107                | 11,556 | 7                  | 114            |
|                  | TX 1650             | 2     | 94.5               | 6,162  | 120                | 14,230 | 9                  | 223.5          |
|                  | TX 2100             | 2     | 94.5               | 6,847  | 134                | 17,856 | 11                 | 239.5          |
|                  | TX 2500             | N/A   | N/A                | 9,963  | 195                | 20,529 | 13                 | 208            |
| 1                | TX 2800             | N/A   | N/A                | 11,721 | 229                | 23,796 | 15                 | 244            |





# 2. Intel Stratix 10 Embedded Memory Architecture and Features

The Intel Stratix 10 embedded memory features include operation modes, clocking modes, and configurations.

# 2.1. Byte Enable in Intel Stratix 10 Embedded Memory Blocks

The Intel Stratix 10 embedded memory blocks support byte enable controls.

- The byte enable controls mask the input data so that only specific bytes of data are written. The unwritten bytes retain the values written previously.
- The write enable (wren) signal, together with the byte enable (byteena) signal, control the write operations on the embedded memory blocks. By default, the byteena signal is high (enabled) and only the wren signal controls the writing.
- The byte enable registers do not have a clear port.
- The LSB of the byteena signal corresponds to the LSB of the data bus.
- The byte enable signals are active high.

# 2.1.1. Byte Enable Controls

Table 3. Byte Enable Controls in ×10 Data Width (MLAB)

| Byte Enable [1:0] | Data Bits Written |       |  |
|-------------------|-------------------|-------|--|
| 11 (default)      | [9:5]             | [4:0] |  |
| 10                | [9:5]             | N/A   |  |
| 01                | N/A               | [4:0] |  |
| 00                | N/A               | N/A   |  |

Table 4. Byte Enable Controls in ×20 Data Width (M20K)

| Byte Enable [1:0] | Data Bits Written |       |  |
|-------------------|-------------------|-------|--|
| 11 (default)      | [19:10]           | [9:0] |  |
| 10                | [19:10]           | N/A   |  |
| 01                | N/A               | [9:0] |  |
| 00                | N/A               | N/A   |  |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered



**Table 5.** Byte Enable Controls in ×40 Data Width (M20K)

| Byte Enable [3:0] |        | Data Bit | s Written |       |
|-------------------|--------|----------|-----------|-------|
| 1111 (default)    | [39:0] | [29:0]   | [19:10]   | [9:0] |
| 1110              | [39:0] | [29:0]   | [19:10]   | N/A   |
| 1101              | [39:0] | [29:0]   | N/A       | [9:0] |
| 1100              | [39:0] | [29:0]   | N/A       | N/A   |
| 1011              | [39:0] | N/A      | [19:10]   | [9:0] |
| 1010              | [39:0] | N/A      | [19:10]   | N/A   |
| 1001              | [39:0] | N/A      | N/A       | [9:0] |
| 1000              | [39:0] | N/A      | N/A       | N/A   |
| 0111              | N/A    | [29:0]   | [19:10]   | [9:0] |
| 0110              | N/A    | [29:0]   | [19:10]   | N/A   |
| 0101              | N/A    | [29:0]   | N/A       | [9:0] |
| 0100              | N/A    | [29:0]   | N/A       | N/A   |
| 0011              | N/A    | N/A      | [19:10]   | [9:0] |
| 0010              | N/A    | N/A      | [19:10]   | N/A   |
| 0001              | N/A    | N/A      | N/A       | [9:0] |
| 0000              | N/A    | N/A      | N/A       | N/A   |

# 2.1.2. Data Byte Output

In M20K blocks or MLABs, when you de-assert a byte-enable bit to 0 during a write cycle, the corresponding data byte output appears as either a *Don't Care* value, or the current data at that location. You can control the output value for the masked byte in the M20K blocks or MLABs in the same-port read-during-write mode by using the Platform Designer in Intel Quartus Prime software.



# 2.1.3. Byte Enable Behavior

# Figure 1. Byte Enable Functional Waveform

This figure shows how the wren and byteena signals control the operations of the embedded memory blocks.



# 2.2. Address Clock Enable Support

Intel Stratix 10 embedded memory blocks support address clock enable. When you enable address clock enable (addressstall = 1), it holds the previous address value.

*Note:* Only simple dual-port mode supports this feature.

When you configure the memory blocks in dual-port mode, each port has its own independent address clock enable.





## Figure 2. Address Clock Enable

This figure shows an address clock enable block diagram.



# Figure 3. Address Clock Enable During Read Cycle

This figure shows the address clock enable behavior during read cycle.





Figure 4. Address Clock Enable During Write Cycle

This figure shows the address clock enable behavior during write cycle.



# 2.3. Asynchronous Clear and Synchronous Clear

The Intel Stratix 10 M20K and MLAB embedded memory blocks support asynchronous clear and synchronous clear on output latches and output registers.

If your RAM does not use output registers, the RAM outputs are cleared using the latch asynchronous clear (aclr). The (aclr) signal is generated at any time. The internal logic extends the clear pulse until the next rising edge of the output clock. When the aclr signal asserts, the outputs are cleared and stay cleared until the next read cycle.

For the synchronous clear (sclr) signal, the RAM outputs are cleared at the next rising edge of the output clock when the (sclr) signal is asserted. The outputs will stay cleared until the next read cycle.

Note: Both aclr and sclr signals must be used separately for each RAM configuration.



Figure 5. Behavior of Asynchronous Clear and Synchronous Clear in Registered Mode



Figure 6. Behavior for Asynchronous Clear and Synchronous Clear in Unregistered Mode



# 2.4. Memory Blocks Error Correction Code Support

ECC detects and corrects data errors at the output of the memory.





If you engage the ECC feature, you cannot use the following features:

Only M20K blocks and eSRAM blocks support the ECC feature.

- Byte enable
- Coherent read

#### **M20K Blocks**

For M20K blocks, ECC performs single-error correction, double-adjacent-error correction, and triple-adjacent-error correction in a 32-bit word. However, ECC cannot guarantee detection or correction of non-adjacent two-bit or more errors.

The M20K blocks have built-in support for ECC when in  $\times 32$ -wide simple dual-port mode.

- When you engage the ECC feature, the M20K runs slower than the non-ECC simple dual-port mode. However, you can enable optional ECC pipeline registers before the output decoder to achieve higher performance compared to nonpipeline ECC mode at the expense of one-cycle latency.
- Two ECC status flag signals—e (error) and ue (uncorrectable error) indicate the M20K ECC status. The status flags are part of the regular outputs from the memory block.

#### eSRAM Blocks

For eSRAM blocks, ECC performs single-error correction and double-error detection in a 64-bit word.

The eSRAM blocks have built-in support for ECC when in  $\times 64$ -wide simple dual-port mode.

• Two ECC status flag signals—c{7:0}\_error\_correct\_0 (error corrected) and c{7:0} error detect 0 (error detected) indicate the eSRAM ECC status.

# 2.4.1. Parity Bit

The following describes the parity bit support for M20K blocks:

- 8 parity bits are generated through the ECC encoder based on 32-bit input data width, resulting in up to a total of 40 bits of data width.
- You can inject and flip the parity bits by using the ECC parity flip feature.

## 2.4.2. ECC Parity Flip

The ECC parity flip feature dynamically flips the parity value generated in the encoder of M20K blocks to observe the ECC behavior through simulation.

When the ECC Encoder Bypass (eccencbypass) port is high, the built-in ECC encoder values are XOR-ed with the 8 parity bits through the parity ports to generate a new set of encoder value. When the ECC Encoder Bypass port is low, the encoder generates the parity bits according to the data input during a write process.

The following table shows an example to construct an 8-bit data width for the parity port.





**Table 6.** Example of Setting the 8-Bit Parity Ports

| Parity Bit Sequence | ECC Feature                                     | Is the ECC Decoder able to<br>Recognize and Correct the<br>Data Bit? |
|---------------------|-------------------------------------------------|----------------------------------------------------------------------|
| 00000001            | Single-error correction                         | Yes                                                                  |
| 00000011            | Double-adjacent-error correction                | Yes                                                                  |
| 00000111            | Triple-adjacent-error correction                | Yes                                                                  |
| 00000101            | Triple-adjacent-error correction                | Yes                                                                  |
| 00010011            | Non-adjacent double/triple correction/detection | No guarantee                                                         |

# 2.4.3. ECC Read-During-Write Behavior

For M20K blocks, you can select either *Old Data* or *Don't Care* output mode. By default, the mixed port read-during-write mode is set to *Don't Care*. When the mixed port read-during-write is set as *Don't Care*, both RAM data output and eccstatus will be 'X'. However, if the mixed port read-during-write mode is set as *Old Data*, the RAM data output will be the old data and the ECC status will be a deterministic value.

# 2.4.4. Error Correction Code Truth Table

Table 7. ECC Status Flags Truth Table for M20K

| Eccstatus[1]e | Eccstatus[0]ue | Status                                                                                                                        |
|---------------|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| 0             | 0              | No error.                                                                                                                     |
| 0             | 1              | Illegal/Invalid.                                                                                                              |
| 1             | 0              | A correctable error occurred and the error has been corrected at the outputs; however, the memory array has not been updated. |
| 1             | 1              | An uncorrectable error occurs and uncorrectable data appears at the outputs.                                                  |

Figure 7. ECC Block Diagram for M20K Memory







Table 8. ECC Status Flags Truth Table for eSRAM

| C{7:0}_error_detect_0 | C{7:0}_error_correct_0 | Status                                                                                                                                                            |
|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                     | 0                      | No error.                                                                                                                                                         |
| 0                     | 1                      | Illegal.                                                                                                                                                          |
| 1                     | 0                      | An error is detected but uncorrectable. The uncorrectable data appears at the outputs.                                                                            |
| 1                     | 1                      | An error is detected and correctable. The error has been corrected at the outputs. The corrected data appears at the outputs but the memory array is not updated. |

# 2.5. Force-to-Zero

The Force-to-Zero feature helps improve timing when a RAM memory block selected is larger than a single memory block. This feature is applicable only for M20K blocks.

For example, if the selected RAM memory block has a memory depth of 4096, the M20K block, which supports only a maximum memory depth of 2048, will require two RAMs to be multiplexed together. When you engage with this feature, you can replace OR gate with multiplexing circuitry at the output of the M20K block when performing address width stitching. As the MSB of address controls the read enable signal in the Force-to-Zero mode, the outputs of other memory blocks are forced to zero when the read enable signal is deasserted. This results the data output being read out from the output of the selected memory block only.

You have the option to turn on **Enable Force-to-Zero feature** in the parameter editors of the RAM/ROM IP cores.

Note:

When you turn on **Enable Force-to-Zero feature**, the read enable signal does not retain previous values when you deassert the signal.

# 2.6. Coherent Read Memory

The coherent read memory feature allows you to read out the output data that will be written into the same memory content in a single clock cycle. In other words, you will experience the new data (flow through) behavior during the read-during-write operation. This feature is applicable only for M20K blocks and supported only in single clock configuration.

If you engage the coherent read memory feature, you cannot use the following configurations:

- Operating modes other than simple dual-port
- Simple dual-port with different port width
- Byte enable
- ECC
- Wide simple dual-port
- Dual clock configuration





Figure 8. Simplified Block Diagram of Coherent Read Memory Circuitry



Figure 9. Coherent Read Memory Behavior for Unregistered Output

This figure shows the waveform of the coherent read memory when the output is unregistered.



#### Notes:

- 1. Data (data) forwarded to output data (q) at the same clock cycle.
- 2. *rden* is low, *q* holds the forwarded value.
- 3. One clock cycle is needed to recover the q after clear (aclr) for the unregistered condition.





Figure 10. **Coherent Read Memory Behavior for Registered Output** 

This figure shows the waveform of the coherent read memory when the output is registered.



- 1. Data (data) forwarded to output data (q) for the next clock cycle.
- 2. data forwarded to q at the same clock cycle as current wraddress is the same as previous rdaddress.
- 3. When clear (actr) is asserted, the M20K block clears a.
- 4. At this interval, q will latch from the M20K block, which is a Don't Care value, due to the read-during-write operation.

# 2.6.1. Forwarding Logic

In pipelining, you can use forwarding logic to perform data forwarding to reduce instruction cycles.

With coherent read feature and forwarding logic, you can coherently read out the data, perform operations (arithmetic or logical or both) on top of the data content, and write the data back to the same memory location within a single clock cycle.



**Example Forwarding Logic with Simplified Coherent Read Memory Circuitry** 



Figure 12. Pipelining Waveform When Output of M20K Blocks is Unregistered



Note: All plus signs shown in this figure are example arithmetic operations performed on the data.



Figure 13. Pipelining Waveform When Output of M20K Blocks is Registered



Note: All plus signs shown in this figure are example arithmetic operations performed on the data.

With the coherent read feature enabled and forwarding logic implemented, the output of M20K blocks can be either unregistered or registered. To match the latency of the coherency circuitry within the hardware boundary of the M20K blocks, you may need to manually add the additional pipeline registers on the wren and wraddress paths, which is described in the following table:

**Table 9. Pipeline Registers Requirements** 

| Output Register | Additional Pipeline Registers on wren and wraddress |  |  |
|-----------------|-----------------------------------------------------|--|--|
| Unregistered    | 0                                                   |  |  |
| Registered      | 1                                                   |  |  |

# 2.7. Freeze Logic

The freeze logic feature specifies whether to implement clock-enable circuitry for use in a partial reconfiguration region.

This feature is applicable only to the RAM modes:

- Single-port RAM
- Dual-port RAM
- Quad-port RAM

You have the option to turn on **Implement clock-enable circuitry for use in a partial reconfiguration** to enable the freeze logic feature in the parameter editors of the RAM IP cores.

## 2.8. True Dual Port Dual Clock Emulator

The true dual port (TDP) dual clock emulator feature emulates a TDP dual clock mode. This feature provides backward compatibility with Intel Arria® 10 devices, which supports TDP dual clock mode.



UG-S10MEMORY | 2019.11.19



This feature is supported only in the following conditions:

- Two read/write ports operation mode.
- Customize clocks for A and B ports clocking mode.

Note:

You must turn on **Emulate TDP dual clock mode** to enable the TDP dual clock emulator feature in the parameter editors of the dual-port RAM IP core. Refer to Table 21 on page 40 for more information about how to enable this feature.

The TDP dual clock emulator consists of two DCFIFOs and a single RAM block. The DCFIFO handles clock domain crossing (CDC) issues for the control signals and is a temporary buffer for data storage before and after being processed by the RAM block.

Due to the non-deterministic latency caused by different clock frequencies, a valid signal is introduced to identify whether the output data is valid. When the valid signal is asserted, it indicates that you should adhere to the correct output data. If the valid signal is de-asserted, discard the output data.

Table 10. Differences between Intel Arria 10 TDP Dual Clock Mode and Intel Stratix 10 Emulated TDP Dual Clock Mode

| Signal  | Intel Arria 10 TDP Dual Clock<br>Mode | Intel Stratix 10 Emulated TDP Dual Clock Mode |
|---------|---------------------------------------|-----------------------------------------------|
| clocken | Supported                             | Supported                                     |
| rden    | Supported                             | Supported                                     |
| wren    | Supported                             | Supported                                     |
| aclr    | Supported                             | _                                             |
| sclr    | _                                     | _                                             |
| byteena | Supported                             | _                                             |

The clock connection to Port A must be a slow clock (clock A) and the clock connection to Port B must be a fast clock (clock B), with a clock frequency ratio of clock B divided by clock A is greater than or equal to seven.

When you engage the TDP dual clock emulator feature, port A and port B will have different latency. The latency for port A decreases as the difference between the two clock frequencies increase, with a minimum latency of five clock cycles. Port B latency is fixed to two clock cycles, with the output registers always enabled for this configuration.

The following figures show the timing diagrams for the TDP dual clock emulator feature.



Figure 14. **Output Condition of Port A** 



Figure 15. Output Condition of Port B



1. Latency of 2 *clock\_b* clock cycle.

2. Valid data output  $(q_b)$  at Port B.



Figure 16. Read-During-Write Condition of Port A



Figure 17. Read-During-Write Condition of Port B



Notes:

1. Latency of 2 *clock\_b* clock cycles.

2. Port B same port RDW occurs and the flow through value appears as data output (*q\_b*) at Port B after 2 *clock\_b* clock cycles.





# 2.9. Intel Stratix 10 Supported Embedded Memory IP Cores

# **Table 11.** Intel Stratix 10 Memory IP Cores

This table lists and describes the IP cores that are supported in the Intel Stratix 10 embedded memory blocks.

| IP Core                      | Supported<br>Memory Mode | M20K<br>Support | MLAB<br>Support | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------|--------------------------|-----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RAM: 1-PORT<br>Intel FPGA IP | Single-port RAM          | Yes             | Yes             | You can perform only one read or one write operation at a time.  Use the read enable port to control the RAM output ports behavior during a write operation:  To retain the previous values that are held during the most recent active read enable—create a read-enable port and perform the write operation with the read                                                                                                                                                                                                                                          |
|                              |                          |                 |                 | <ul> <li>To show the new data being written, the old data at that address, or a <i>Don't Care</i> value when read-during-write occurs at the same address location—do not create a read-enable signal, or activate the read enable during a write operation.</li> </ul>                                                                                                                                                                                                                                                                                              |
| RAM: 2-PORT<br>Intel FPGA IP | Simple dual-port<br>RAM  | Yes             | Yes             | You can simultaneously perform one read and one write operations to different locations where the write operation happens on port A and the read operation happens on port B.                                                                                                                                                                                                                                                                                                                                                                                        |
| RAM: 2-PORT<br>Intel FPGA IP | True dual-port<br>RAM    | Yes             | No              | You can perform any combination of two port operations: two reads, two writes, or one read and one write at single clocking mode.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RAM: 4-PORT<br>Intel FPGA IP | Simple quad-port<br>RAM  | Yes             | No              | You can simultaneously perform two read and two write operations to different locations where the write addresses are specified at address_a and address_b signal/port, and the read addresses are specified at address2_a and address2_b signal/port.                                                                                                                                                                                                                                                                                                               |
| ROM: 1-PORT<br>Intel FPGA IP | Single-port ROM          | Yes             | Yes             | Only one address port is available for read operation. You can use the memory blocks as ROM.  Initialize the ROM contents of the memory blocks using a .mif or .hex.  The address lines of the ROM are registered on M20K blocks but can be unregistered on MLABs.  The outputs can be registered or unregistered.  The output registers can be asynchronously or synchronously cleared.  The ROM read operation is identical to the read operation in the single-port RAM configuration.                                                                            |
| ROM: 2 PORT<br>Intel FPGA IP | Dual-port ROM            | Yes             | No              | The dual-port ROM has almost similar functional ports as single-port ROM. The difference is dual-port ROM has an additional address port for read operation.  You can use the memory blocks as a ROM.  Initialize the ROM contents of the memory blocks using a .mif or .hex.  The address lines of the ROM are registered on M20K blocks.  The outputs can be registered or unregistered.  The output registers can be asynchronously or synchronously cleared.  The ROM read operation is identical to the read operation in the true dual-port RAM configuration. |





| IP Core                             | Supported<br>Memory Mode | M20K<br>Support | MLAB<br>Support | Description                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------|--------------------------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Shift Register<br>(RAM-based) Intel | _                        | Yes             | Yes             | Use the memory blocks as a shift register block to save logic cells and routing resources.                                                                                                                                                                                                                                                                          |
| FPGA IP                             |                          |                 |                 | This mode is useful in DSP applications that require local data storage such as finite impulse response (FIR) filters, pseudo-random number generators, multi-channel filtering, and auto- and cross- correlation functions. Traditionally, the local data storage is implemented with standard flip-flops that exhaust many logic cells for large shift registers. |
|                                     |                          |                 |                 | The input data width (w), the length of the taps (m), and the number of taps (n) determine the size of a shift register ( $w \times m \times n$ ). You can cascade memory blocks to implement larger shift registers.                                                                                                                                               |
| FIFO Intel FPGA<br>IP               | _                        | Yes             | Yes             | You can use the memory blocks as FIFO buffers. Use the SCFIFO and DCFIFO functions to implement single- and                                                                                                                                                                                                                                                         |
| FIFO2 Intel FPGA<br>IP              |                          |                 |                 | dual-clock asynchronous FIFO buffers in your design. For designs with many small and shallow FIFO buffers, the MLABs are ideal for the FIFO mode. However, the MLABs do not support mixed-width FIFO mode.                                                                                                                                                          |

#### Caution:

To avoid corrupting the memory contents, do not violate the setup time or hold time on any of the embedded memory block input registers during read and write operations. This limitation is applicable if you use the memory blocks in single-port RAM, simple dual-port RAM, true dual-port RAM, simple quad-port RAM, or ROM mode.

#### **Related Information**

- RAM-Based Shift Register (ALTSHIFT TAPS) IP Core User Guide
- Intel Stratix 10 Embedded Memory IP Core References on page 37

# 2.10. Intel Stratix 10 Embedded Memory Clocking Modes

Each Intel Stratix 10 embedded memory operation mode has supporting clocking modes.

Table 12. Memory Blocks Clocking Modes Supported for Each Memory Mode

| Clocking Mode           | Memory Mode |                     |                    |                     |                    |               |
|-------------------------|-------------|---------------------|--------------------|---------------------|--------------------|---------------|
|                         | Single-Port | Simple<br>Dual-Port | True Dual-Port     | Simple<br>Quad-Port | Single-Port<br>ROM | Dual-Port ROM |
| Single clock<br>mode    | Yes         | Yes                 | Yes                | Yes                 | Yes                | Yes           |
| Read/write clock mode   | N/A         | Yes                 | N/A <sup>(1)</sup> | N/A                 | N/A                | N/A           |
| Input/output clock mode | Yes         | Yes                 | Yes                | N/A <sup>(2)</sup>  | Yes                | Yes           |

<sup>(2)</sup> Both input and output modes share the same clock.



<sup>(1)</sup> The read/write clock mode is done through emulated true dual-port. For more information about the emulated true dual-port, refer to the *True Dual Port Dual Clock Emulator* section.



Note:

The clock enable signals are supported for write address, byte enable, and data input registers on MLAB blocks.

# 2.10.1. Single Clock Mode

In the single clock mode, a single clock, together with a clock enable, controls all registers of the embedded memory block.

# 2.10.2. Read/Write Clock Mode

In the read/write clock mode, a separate clock is available for each read and write port.

- A read clock controls the data-output, read-address, and read-enable registers.
- A write clock controls the data-input, write-address, write-enable, and byte enable registers.

# 2.10.3. Input/Output Clock Mode

In input/output clock mode, a separate clock is available for each input and output port.

- An input clock controls all registers related to the data input to the embedded memory block including data, address, byte enables, read enables, and write enables.
- An output clock controls the data output registers.

# 2.10.4. Asynchronous/Synchronous Clears in Clocking Modes

In all clocking modes, asynchronous and synchronous clears are available only for output latches and output registers.

For the independent (read/write and input/output) clock modes, the asynchronous and synchronous clears are available on both ports.

# 2.10.5. Output Read Data in Simultaneous Read/Write

If you perform a simultaneous read/write to the same address location using the read/write clock mode, the output read data is unknown. If you require the output read data to be a known value, use single-clock or input/output clock mode and select the appropriate read-during-write behavior in the parameter editors of the RAM/ROM IP cores.

# 2.10.6. Independent Clock Enables in Clocking Modes

Independent clock enables are supported in the following clocking modes:

- Read/write clock mode—supported for both read and write clocks.
- Input/output clock mode—supported for the registers of both ports.

To save power, you can control the shutdown of a particular register using the clock enables.





# 2.11. Intel Stratix 10 Embedded Memory Configurations

## Table 13. Supported Embedded Memory Block Configurations

This table lists the maximum configurations supported for the Intel Stratix 10 embedded memory blocks.

| <b>Embedded Memory Block</b> | Depth (bits)           | Programmable Width                                                           |
|------------------------------|------------------------|------------------------------------------------------------------------------|
| MLAB                         | 32                     | ×16, ×18, or ×20                                                             |
| M20K                         | 512                    | ×32 or ×40 Note: For simple dual-port only.                                  |
|                              | 1024                   | ×16 or ×20  Note: For simple dual-port and true dual-port.                   |
|                              | 2048                   | ×8 or ×10  Note: For simple dual-port, true dual-port, and simple quad-port. |
| eSRAM                        | 2048×42 <sup>(3)</sup> | x72 <sup>(3)</sup>                                                           |

#### **Related Information**

eSRAM Intel FPGA IP on page 58

# 2.11.1. Mixed-Width Port Configurations

The mixed-width port configuration is supported only in simple dual-port RAM memory operation modes.

Note: MLABs do not support mixed-width port configurations.

Table 14. Supported Mixed-width Ratios for Intel Stratix 10

| Operation Mode   | Mixed-width Ratio                                                                                      |                  |  |
|------------------|--------------------------------------------------------------------------------------------------------|------------------|--|
|                  | Without Byte Enable                                                                                    | With Byte Enable |  |
| Simple dual-port | 1, 2, 4, 8, 16, and 32                                                                                 | 1, 2, and 4      |  |
|                  | Note: 8, 16, and 32 are emulated. For emulated ratio, use the .mif dimension of the larger width port. |                  |  |
| True dual-port   | 1                                                                                                      | 1                |  |
| Simple quad-port | 1                                                                                                      | 1                |  |

# 2.12. Initial Value of Read and Write Address Registers

In Intel Stratix 10 devices, the M20K blocks does not have freeze register (frzreg) in hardware to clear the address registers after entering user mode. This results in a non-deterministic address value in hardware before you can send any valid address. Hence, the address registers have been initialized to 'X' in the simulation model.

<sup>(3)</sup> The eSRAM channel depth and width can be programmably reduced to realize power savings. Refer to eSRAM Intel FPGA IP section for further details.





UG-S10MEMORY | 2019.11.19

The figure below is a waveform illustrating the behavior of the values of the address registers initialized to X' for a simple dual-port RAM with registered output.

Figure 18. Simple Dual-Port RAM with Registered Output Timing Diagram



- Output data q and eccstatus are dont\_care since the stalled read address value is non-deterministic and remains dont\_care even after the output register is asynchronously cleared.
- Output data q and eccstatus are now deterministic value since the read address is now a deterministic value. Output unregistered design will observe this behavior one clock cycle earlier.





# 3. Intel Stratix 10 Embedded Memory Design Considerations

There are several considerations that require your attention to ensure the success of your Intel Stratix 10 designs.

Note:

Unless noted otherwise, these considerations apply to all variants of the Intel Stratix 10 device family.

# 3.1. Consider the Memory Block Selection

The Intel Quartus Prime software automatically partitions user-defined memory into the embedded memory blocks based on your design's speed and size constraints. For example, the Intel Quartus Prime software may spread out the memory across multiple available memory blocks to increase the performance of your design.

To assign the memory to a specific block size manually, use the parameter editor of the on-chip memory IP cores.

For the MLABs, you can implement single-port SRAM through emulation using the Intel Quartus Prime software. Emulation minimizes additional use of logic resources.

Because of the dual purpose architecture of the MLAB, the block has only data input registers, output registers, and write address registers. The MLABs gain read address registers from the ALMs.

Note:

- 1. For Intel Stratix 10 devices, the Resource Property Editor and the Timing Analyzer report the location of the M20K block as *EC\_X*<*number*>\_*Y*<*number*>\_*N*<*number*>, even though the assigned location allowed is *M20K\_X*<*number*>\_*Y*<*number*>\_*N*<*number*>. Embedded Cell (EC) is the sub-location of the M20K block.
- When you select **AUTO** memory block type with clock enable port connected in the parameter editors of the RAM IP cores, the fitter will always choose M20K instead of MLAB.

## 3.2. Consider the Concurrent Read Behavior

The Intel Stratix 10 embedded memory blocks provide both corrupting and non-corrupting hardware behaviors using dual concurrent write operation on the same address. This feature is applicable if you use the memory blocks in true dual-port and single quad-port modes.

By default, the memory blocks will corrupt upon the dual concurrent write at the same address. To show a non-corrupting hardware behavior in the memory blocks, include the user-defined option "ENA\_NON\_CORRUPT=1" in the simulator setup script.

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2015 Registered



When the dual concurrent write occurs, the physical emulation uses a time-division multiplexing method to multiplex Port A and Port B together under the same data width. In this sequence, the value of Port B will be written first, followed by the value of Port A at the same address. This results the value of Port A being written to the memory.

# 3.3. Customize Read-During-Write Behavior

Customize the read-during-write behavior of the memory blocks to suit your design requirements.

# Figure 19. Read-During-Write Data Flow

This figure shows the difference between the two types of read-during-write operations available: same port and mixed port.



If you are configuring same-port or mixed-port read-during-write mode with byte enable permutation in simple quad-port RAM, add enable\_vcs\_sqp\_be\_rdw = 1 define flag in the VCS simulator.

# 3.3.1. Same-Port Read-During-Write Mode

The same-port read-during-write mode applies to a single-port RAM, simple quad-port RAM or the same port of a true dual-port RAM.

# Table 15. Output Modes for Embedded Memory Blocks in Same-Port Read-During-Write Mode

This table lists the available output modes if you select the embedded memory blocks in the same-port readduring-write mode.

| Output Mode | <b>Memory Type</b> | Description                                                                                                                  |
|-------------|--------------------|------------------------------------------------------------------------------------------------------------------------------|
| New Data    | M20K               | The new data is available on the rising edge of the same clock cycle on which the new data is written.                       |
| Don't Care  | M20K, MLAB         | The RAM produces <i>Don't Care</i> values for a read-duringwrite operation.                                                  |
|             |                    | Note: For QUAD_PORT operating mode, the Don't Care mode is the only output mode for a same-port read-during-write-operation. |





#### Figure 20. Same-Port Read-During-Write: New Data Mode

This figure shows sample functional waveforms of same-port read-during-write behavior in the *New Data* mode.



# Figure 21. Same-Port Read-During-Write: Don't Care Mode

This figure shows sample functional waveforms of same-port read-during-write behavior in the  $\ensuremath{\textit{Don't Care}}$  mode.



# 3.3.2. Mixed-Port Read-During-Write Mode

The mixed-port read-during-write mode applies to simple dual-port RAM mode. Two ports perform read and write operations on the same memory address using the same clock: one port reading from the address, and the other port writing to it.

Table 16. Output Modes for RAM in Mixed-Port Read-During-Write Mode

| Output Mode | Memory Type | Description                                                                                                                                                                             |
|-------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| New Data    | MLAB        | A read-during-write operation to different ports causes the MLAB registered output to reflect the <i>New Data</i> on the next rising edge after the data is written to the MLAB memory. |
|             |             | continued                                                                                                                                                                               |





UG-S10MEMORY | 2019.11.19

| Output Mode | Memory Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             |             | This mode is available only if the output is registered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Old Data    | M20K, MLAB  | A read-during-write operation to different ports causes the RAM output to reflect the <i>Old Data</i> value at that particular address.  For MLAB, this mode is available only if the output is registered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Don't Care  | M20K, MLAB  | <ul> <li>The RAM produces Don't Care or Unknown value.</li> <li>For M20K, the Intel Quartus Prime software does not analyze the timing between write and read operations.</li> <li>For MLAB, the Intel Quartus Prime software does not analyze the timing between write and read operations by default. To enable this behavior:         <ul> <li>Turn off the Do not analyze the timing between write and read operation. Metastability issues are prevented by never writing and reading at the same address at the same time option in the embedded memory IP core parameter editor.</li> <li>Turn on the MLAB Add Timing Constraints For Mixed-Port Feed-Through Mode Setting Don't Care option in the Advanced Fitter Setting.</li> </ul> </li> <li>Note: In M20K's true dual port operation, you will experience getting new data value during the mix-port read-during-write mode in simulation. When you set the output mode as Don't Care, the simulation value should treat it as a junk value.</li> </ul> |
| New_a_old_b | M20K        | This mode applicable only in simple-quad port for M20K where the read-<br>during-write operation to different ports causes the RAM output to reflect<br>new data at port A and old data at port B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

# Table 17. Mixed Port Read-During-Write Output Behaviors

This table lists and describes the output behaviors of the mixed-port read-during-write mode. These behaviors are applicable only for MLAB blocks.

| RAM: 2-PORT Intel FPGA IP Settings                |                                               | Output Behavior                                                 |                                           |                                           |  |  |
|---------------------------------------------------|-----------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|-------------------------------------------|--|--|
| Parameter                                         | Enabled Parameter<br>Options                  | altera_syncram Parameter (read_during_writ e_mode_mixed_ ports) | Output Data<br>when Read-<br>During-Write | MLAB Atom<br>(visible in Chip<br>Planner) |  |  |
| Mixed Port Read-During-<br>Write for Single Input | Old memory contents appear                    | old_data                                                        | Old data <sup>(4)</sup>                   | New Data                                  |  |  |
| Clock RAM                                         | New data                                      | new_data                                                        | New data                                  | New Data                                  |  |  |
|                                                   | I do not care (The outputs will be undefined) | constrained_dont<br>_care                                       | Don't care <sup>(5)</sup>                 | Constrained Don't<br>Care                 |  |  |
|                                                   | continued                                     |                                                                 |                                           |                                           |  |  |

<sup>(5)</sup> The output data is don't care because the IP does not guarantee metastability for the output data when read-during-write.



<sup>(4)</sup> Old data is achieved through external soft logic as the MLAB blocks only natively supports new data.



| RAM: 2-PORT Intel                                                                                                    | FPGA IP Settings                                                                                                                                                                                                 | Output Behavior                                                 |                                           |                                           |
|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------|-------------------------------------------|
| Parameter                                                                                                            | Enabled Parameter<br>Options                                                                                                                                                                                     | altera_syncram Parameter (read_during_writ e_mode_mixed_ ports) | Output Data<br>when Read-<br>During-Write | MLAB Atom<br>(visible in Chip<br>Planner) |
| How should the q_a and q_b outputs behave when reading a memory location that is being written from the other ports? | I do not care (The outputs will be undefined)  Do not analyze the timing between write and read operation. Metastability issues are prevented by never writing and reading at the same address at the same time. | dont_care                                                       | Don't care <sup>(5)</sup>                 | Don't Care                                |

# Figure 22. Mixed-Port Read-During-Write: New Data Mode

This figure shows a sample functional waveform of mixed-port read-during-write behavior for the New Data mode.







#### Figure 23. Mixed-Port Read-During-Write: Old Data Mode

This figure shows a sample functional waveform of mixed-port read-during-write behavior for the *Old Data* mode.



# Figure 24. Mixed-Port Read-During-Write: Don't Care Mode

This figure shows a sample functional waveform of mixed-port read-during-write behavior for the Don't Care mode. This behavior is only applicable for M20K blocks.





Figure 25. Mixed-Port Read-During-Write: New\_a\_old\_b Mode

This figure shows a sample functional waveform of mixed-port read-during-write behavior for the <code>New\_a\_old\_b</code> mode.



#### Notes:

- 1. When the same-port read-during-write and mixed-port read-during-write behaviors exist simultaneously (OP1), the single quad-port will honor the same-port read-during-write behavior.
- 2. When the same-port read-during-write behavior happens, the output should be unknown.

# 3.4. Consider Power-Up State and Memory Initialization

Consider the power-up state of the different types of memory blocks if your design logic evaluates the initial power-up values.





**Table 18.** Initial Power-Up Values of Embedded Memory Blocks

| Memory Type | Output Registers | Power-Up Value       |
|-------------|------------------|----------------------|
| MLAB        | Used             | Zero (cleared)       |
|             | Bypassed         | Read memory contents |
| M20K        | Used             | Zero (cleared)       |
|             | Bypassed         | Zero (cleared)       |
| eSRAM       | Used             | Undefined            |

By default, the Intel Quartus Prime software initializes the embedded memory block in Intel Stratix 10 devices to zero, unless you specify in the memory contents in a .mif.

The MLAB and M20K embedded memory blocks support initialization with a .mif. You can create .mif files in the Intel Quartus Prime software and specify their use with the on-chip memory IP core when you create an instance of a memory in your design. Even if a memory is pre-initialized (for example, using a .mif), the memory still powers up with its output cleared.

# 3.5. Reduce Power Consumption

Reduce alternating current (AC) power consumption of each memory block in your design:

- Use the Intel Stratix 10 memory block clock enables to control the clocking of each embedded memory block.
- Use the read enable signal to ensure that read operations occur only when necessary. If your design does not require read-during-write, you can reduce power consumption by deasserting the read enable signal during write operations and when there are no memory operations.
- Use the Intel Quartus Prime software to automatically place any unused embedded memory blocks in low-power mode to reduce static power.

# 3.6. Avoid Providing Non-Deterministic Input

When running the embedded memory simulation model, you must ensure that you do not provide "X" or dont\_care as inputs to the simulation model. Providing "X" or don't\_care may result in unexpected behavior in simulation.







# 4. Intel Stratix 10 Embedded Memory IP Core References

You can access the features of the Intel Stratix 10 Embedded Memory using the On Chip Memory IP cores in the Intel Quartus Prime software.

The On Chip Memory IP cores include:

- RAM: 1-Port Intel FPGA IP—instantiates the single-port RAM
- RAM: 2-Port Intel FPGA IP—instantiates the dual-port and bidirectional-port RAM
- RAM: 4-Port Intel FPGA IP—instantiates the guad-port RAM
- ROM: 1-Port Intel FPGA IP—instantiates the single-port ROM
- ROM: 2-Port Intel FPGA IP—instantiates the dual-port and bidirectional-port ROM
- eSRAM (Embedded Synchronous Random Access Memory) Intel FPGA IP instantiates the native eSRAM block
- FIFO (First-In-First-Out) Intel FPGA IP—instantiates the FIFO Intel FPGA IP core
- FIFO2 Intel FPGA IP—instantiates the FIFO2 Intel FPGA IP core

The information for each IP core parameter is described in the parameter editors in the Intel Quartus Prime software.

#### **Related Information**

- Introduction to Intel IP Cores
  - Provides general information about all Intel FPGA IP cores, including parameterizing, generating, upgrading, and simulating IP cores.
- Creating Version-Independent IP and Qsys Simulation Scripts
   Create simulation scripts that do not require manual updates for software or IP version upgrades.
- Project Management Best Practices
   Guidelines for efficient management and portability of your project and IP files.

# 4.1. On Chip Memory RAM and ROM Intel FPGA IP Cores



#### Table 19.

| On Chip Memory Intel FPGA IP<br>Cores | Features                                                                                                                                                                                                                                                                  |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RAM: 1-PORT Intel FPGA IP             | Non-simultaneous read and write operations from a single address. Read enable port to specify the behavior of the RAM output ports during a write operation, to overwrite or retain existing value. Emulates single-port ROM using DUAL_PORT configuration for block RAM. |  |
| RAM: 2-PORT Intel FPGA IP             | Simple dual-port RAM Simultaneous one read and one write operations to different locations. Supports error correction code (ECC). Emulates single-port RAM using DUAL_PORT configuration for block RAM.                                                                   |  |
|                                       | True dual-port RAM  Simultaneous two reads. Simultaneous two writes. Simultaneous one read and one write at two different clock frequencies. Emulates dual-port ROM using BIDIR_DUAL_PORT configuration for block RAM.                                                    |  |
| RAM: 4-PORT Intel FPGA IP             | Simultaneous two reads and two writes to different locations.                                                                                                                                                                                                             |  |
| ROM: 1-PORT Intel FPGA IP             | One port for read-only operations.                                                                                                                                                                                                                                        |  |
| ROM: 2-PORT Intel FPGA IP             | Two ports for read-only operations.                                                                                                                                                                                                                                       |  |

# 4.1.1. RAM: 1-PORT Intel FPGA IP Parameters

This table lists the parameters for the RAM: 1-PORT Intel FPGA IP core.

Table 20. RAM: 1-PORT Intel FPGA IP Parameters Description

| Parameter                              | Legal Values                                                                                                                                            | Description                                                                                                                                                                                                                                                               |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | Parameter Settings: Widths/Blk T                                                                                                                        | ype/Clks                                                                                                                                                                                                                                                                  |
| How wide should the 'q' output bus be? | _                                                                                                                                                       | Specifies the width of the 'q' output bus.                                                                                                                                                                                                                                |
| How many words of memory?              | _                                                                                                                                                       | Specifies the number of bit words.                                                                                                                                                                                                                                        |
| What should the memory block type be?  | Auto, MLAB, M20K, LCs                                                                                                                                   | Specifies the memory block type. The types of memory block that are available for selection depends on your target device.                                                                                                                                                |
| Set the maximum block depth to         | <ul> <li>Auto: Auto, 32, 64, 128, 256, 512, 1024, 2048, 4096</li> <li>MLAB: Auto, 32</li> <li>M20K: Auto, 512, 1024, 2048</li> <li>LCs: Auto</li> </ul> | Specifies the maximum block depth in words.                                                                                                                                                                                                                               |
| How should the memory be implemented?  | Use default logic cell style Use Stratix M512 emulation logic cell style  Use Stratix M512 emulation                                                    | Specifies the logic cell implementation method.  Select Use default logic cell style if you prefer smaller and faster memory capacity.  Select Use Stratix M512 emulation logic cell style if you prefer the memory to be compatible to the Stratix M512 emulation style. |
| continued                              |                                                                                                                                                         |                                                                                                                                                                                                                                                                           |





| Paran                                                                                                                                 | neter                                        | Legal Values                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| What clocking meth<br>to use?                                                                                                         | hod would you like                           | Single clock     Dual clock: use separate     'input' and 'output' clocks                              | Specifies the clocking method to use.  Single clock—A single clock and a clock enable controls all registers of the memory block.  Dual clock: use separate 'input' and 'output' clocks—An input and an output clock controls all registers related to the data input and output to/from the memory block including data, address, byte enables, read enables, and write enables. |
|                                                                                                                                       | Parar                                        | neter Settings: Regs/Clken/Byte                                                                        | Enable/Acirs                                                                                                                                                                                                                                                                                                                                                                      |
| Which ports should<br>The following optio<br>• 'data' and 'wrer<br>• 'address' input<br>• 'q' output port                             | ns are available:<br>n' input ports          | On/Off                                                                                                 | Specifies whether to register the input and output ports.                                                                                                                                                                                                                                                                                                                         |
| Create one clock er<br>each clock signal.<br>Note: All registered<br>controlled by<br>signal(s).                                      | d ports are                                  | On/Off                                                                                                 | Specifies whether to turn on the option to create one clock enable signal for each clock signal.                                                                                                                                                                                                                                                                                  |
| More Options                                                                                                                          | Use clock enable for port A input registers  | On/Off                                                                                                 | Specifies whether to use clock enable for port A input registers.                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                       | Use clock enable for port A output registers | On/Off                                                                                                 | Specifies whether to use clock enable for port A output registers.                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                       | Create an 'addressstall_a' input port.       | On/Off                                                                                                 | Specifies whether to create an addressstall_a input port. You can create this port to act as an extra active low clock enable input for the address registers.                                                                                                                                                                                                                    |
| Create byte enable                                                                                                                    | for port A                                   | On/Off                                                                                                 | Specifies whether to create a byte enable for port A. Turn on this option if you want to mask the input data so that only specific bytes, nibbles, or bits of data are written.  To enable byte enable for port A and port B, the data width ratio has to be 1 or 2 for the RAM: 1-PORT and RAM: 2-PORT Intel FPGA IP cores.                                                      |
| What is the width of enables?                                                                                                         | of a byte for byte                           | <ul> <li>MLAB: 5 or 10</li> <li>Other memory block types: 8 or 9</li> <li>M20K: 8, 9, or 10</li> </ul> | Specifies the byte width of the byte enable port. The width of the data input port must be divisible by the byte size.                                                                                                                                                                                                                                                            |
| Create an 'aclr' asy<br>for the registered p<br>• 'data' port<br>• 'wren' port<br>• 'address' port<br>• 'q' port<br>• 'byteena_a' por | oorts.                                       | On/Off                                                                                                 | Turn on if you want the registered 'data', 'wren', 'address', 'q', and 'byteena_a' ports to be affected by the asynchronous clear signal. The disabled ports are not affected by the asynchronous clear signal.                                                                                                                                                                   |
| Create an 'sclr' syn<br>the registered port<br>'q' port                                                                               |                                              | On/Off                                                                                                 | Turn on if you want the 'q' port to be affected by the synchronous clear signal.                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                       |                                              |                                                                                                        | continued                                                                                                                                                                                                                                                                                                                                                                         |



| Parameter                                                                                                   | Legal Values                                                          | Description                                                                                                                                                                                                                                                                    |  |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Create a 'rden' read enable signal                                                                          | On/Off                                                                | Turn on if you want to create a read enable signal.                                                                                                                                                                                                                            |  |
| Pa                                                                                                          | rameter Settings: Read During W                                       | rite Option                                                                                                                                                                                                                                                                    |  |
| What should the 'q' output be when reading from a memory location being written to?                         | Don't Care, Old Data                                                  | Specifies the output behavior when read-<br>during-write occurs.  Don't Care—The RAM outputs "don't care" or<br>"unknown" values for read-during-write<br>operation.  Old Data—The RAM outputs reflect the old<br>data at that address before the write<br>operation proceeds. |  |
| Get x's for write masked bytes<br>instead of old data when byte enable<br>is used                           | On/Off                                                                | Turn on this option to obtain 'X' on the masked byte.                                                                                                                                                                                                                          |  |
|                                                                                                             | Parameter Settings: Mem I                                             | nit                                                                                                                                                                                                                                                                            |  |
| Do you want to specify the initial content of the memory?                                                   | No, leave it blank     Yes, use this file for the memory content data | Specifies the initial content of the memory.  To initialize the memory to zero, select <b>No</b> , leave it blank.  To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.             |  |
| Initialize memory content data to XXX on power-up in simulation                                             | On/Off                                                                | _                                                                                                                                                                                                                                                                              |  |
| Implement clock-enable circuitry for use in a partial reconfiguration region                                | On/Off                                                                | Specifies whether to implement clock-enable circuitry for use in a partial reconfiguration region.                                                                                                                                                                             |  |
| Allow In-System Memory Content<br>Editor to capture and update content<br>independently of the system clock | On/Off                                                                | Specifies whether to allow In-System Memory Content Editor to capture and update content independently of the system clock.                                                                                                                                                    |  |
| The 'Instance ID' of this RAM is                                                                            | NONE                                                                  | Specifies the RAM ID.                                                                                                                                                                                                                                                          |  |
| Parameter Settings: Performance Optimization                                                                |                                                                       |                                                                                                                                                                                                                                                                                |  |
| Enable Force To Zero                                                                                        | On/Off                                                                | Specifies whether to set the output to zero when you deassert the read enable signal. Enabling this feature helps improve the glue logic performance when the selected memory depth is larger than a single memory block.                                                      |  |

# 4.1.2. RAM: 2-PORT Intel FPGA IP Parameters

This table lists the parameters for the RAM: 2-PORT Intel FPGA IP core.

Table 21. RAM: 2-PORT Intel FPGA IP Parameter Settings

| Parameter                                | Legal Values                                                                       | Description                              |
|------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------|
| Parameter Settings: General              |                                                                                    |                                          |
| How will you be using the dual port RAM? | Operation mode:  With one read port and one write port  With two read /write ports | Specifies how you use the dual port RAM. |
|                                          | With two read /write ports                                                         | cont                                     |





| Parameter                                                                                                                                                                                                                                              | Legal Values                                                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| How do you want to specify the memory size?                                                                                                                                                                                                            | Type:  • As a number of words  • As a number of bits                                                                                                                 | Determines whether to specify the memory size in words or bits.                                                                                                                                                                                                                                                                          |
| Parameter Settings: Widths/ Blk Ty                                                                                                                                                                                                                     | ре                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                          |
| How many words of memory?                                                                                                                                                                                                                              | _                                                                                                                                                                    | Specifies the number of words.                                                                                                                                                                                                                                                                                                           |
| Use different data widths on different ports                                                                                                                                                                                                           | On/Off                                                                                                                                                               | Specifies whether to use different data widths on different ports.                                                                                                                                                                                                                                                                       |
| When you select With one read port and one write port or With two read/write ports, the following options are available:  • How wide should the 'q_a' output bus be?  • How wide should the 'data_a' input bus be?  • How wide should the 'q_b' output | _                                                                                                                                                                    | Specifies the width of the input and output ports.                                                                                                                                                                                                                                                                                       |
| bus be? Ram block type                                                                                                                                                                                                                                 | Auto, MLAB, M20K, LCs                                                                                                                                                | Specifies the memory block type. The types of memory block that are available for selection depends on your target device.                                                                                                                                                                                                               |
| Set the maximum block depth to                                                                                                                                                                                                                         | <ul> <li>Auto: Auto, 32, 64, 128, 256, 512, 1024, 2048, 4096, 8192, 16384</li> <li>MLAB: Auto, 32</li> <li>M20K: Auto, 512, 1024, 2048</li> <li>LCs: Auto</li> </ul> | Specifies the maximum block depth in words.                                                                                                                                                                                                                                                                                              |
| How should the memory be implemented?                                                                                                                                                                                                                  | Use default logic cell style Use Stratix M512 emulation logic cell style  Use Stratix M512 emulation logic cell style                                                | Specifies the logic cell implementation method.  Select default logic cell style if you prefer smaller and faster memory capacity.  Select Stratix M512 emulation logic cell style if you prefer the memory to be compatible to the Stratix M512 emulation style.  Note: This option is applicable only when you choose LCs memory type. |
| Parameter Settings: Clks/Rd, Byte I                                                                                                                                                                                                                    | En .                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                          |
| What clocking method would you like to use?                                                                                                                                                                                                            | Single clock     Dual clock: use separate 'input' and 'output' clocks     Dual clock: use separate 'read' and 'write' clocks     Customize clocks for A and B ports  | Specifies the clocking method to use.                                                                                                                                                                                                                                                                                                    |





| Parameter                                                                                                                                                                                                                                                     | Legal Values                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                               |                                                                                                        | <ul> <li>Single clock—A single clock and a clock enable controls all registers of the memory block.</li> <li>Dual Clock: use separate 'input' and 'output' clocks—An input and an output clock controls all registers related to the data input and output to/from the memory block including data, address, byte enables, read enables, and write enables.</li> <li>Dual clock: use separate 'read' and 'write' clock—A write clock controls the data-input, write-address, and write-enable registers while the read clock controls the data-output, read-address, and read-enable registers.</li> <li>Dual clock: use separate clocks for A and B ports—Clock A controls all registers on the port A side; clock B controls all registers on the port B side. Each port also supports independent clock enables for both port A and port B registers, respectively.</li> <li>Customize clocks for A and B ports—To use this option, the Emulate TDP dual clock mode option must also be enabled.</li> </ul> |
| When you select With two read/<br>write ports and Customize clocks<br>for A and B ports clocking method,<br>the following option is available:<br>Emulate TDP dual clock mode                                                                                 | _                                                                                                      | Specifies whether to emulate a TDP dual clock mode. The clock connection to Port A must be a slow clock and the clock connection to Port B must be a fast clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| When you select With one read port and one write port, the following option is available: Create a 'rden' read enable signal When you select With two read/write ports, the following option is available: Create a 'rden_a' and 'rden_b' read enable signals | _                                                                                                      | Specifies whether to create a read enable signal for port B.  Specifies whether to create a read enable signal for port A and B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Create byte enable for port A                                                                                                                                                                                                                                 | _                                                                                                      | Specifies whether to create a byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Create byte enable for port B                                                                                                                                                                                                                                 | _                                                                                                      | enable for port A and B. Turn on these options if you want to mask the input data so that only specific bytes, nibbles, or bits of data are written.  To enable byte enable for port A and port B, the data width ratio has to be 1 or 2 for the RAM: 1-PORT and RAM: 2-PORT Intel FPGA IP cores.  The option to create a byte enable for port B is only available when you select the With two read/write ports option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| What is the width of a byte for byte enables?                                                                                                                                                                                                                 | <ul> <li>MLAB: 5 or 10</li> <li>Other memory block types: 8 or 9</li> <li>M20K: 8, 9, or 10</li> </ul> | Specifies the width of a byte for byte enables.  continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |





| Parameter                                                                                                                                                                                                                                                                                                                                            | Legal Values | Description                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                      |              | This option is only available when you select the <b>Create byte enable for port A</b> and/or <b>Create byte enable for port B</b> option(s).                                                                                                           |
| Enable Error Correction Check (ECC)                                                                                                                                                                                                                                                                                                                  | On/Off       | Specifies whether to enable the ECC feature that corrects single bit errors, double adjacent bit errors, and triple adjacent bit errors at the output of the memory.                                                                                    |
| Enable ECC Pipeline Registers                                                                                                                                                                                                                                                                                                                        | On/Off       | Specifies whether to enable the ECC Pipeline Registers before the output decoder to achieve that same performance as non-ECC mode at the expense of one cycle of latency.                                                                               |
| Enable ECC Encoder Bypass                                                                                                                                                                                                                                                                                                                            | On/Off       | Specifies whether to enable the ECC encoder bypass feature that allows you to selectively insert parity bits into the memory through eccencparity port.                                                                                                 |
| Enable Coherent Read                                                                                                                                                                                                                                                                                                                                 | On/Off       | Specifies whether to enable the coherent read feature to present with coherent memory read. This feature allows you to read out current memory content, perform operation on top of the content, and write back to the same location in the same cycle. |
| Parameter Settings: Regs/Clkens/Ad                                                                                                                                                                                                                                                                                                                   | cirs         |                                                                                                                                                                                                                                                         |
| Which ports should be registered? When you select <b>With one read port</b> and one write port, the following options are available:  • All write input ports  • raddress port  • q_b port When you select <b>With two read/</b> write ports, the following options are available:  • All write input ports  • raddress port  • q_a port  • q_b port | On/Off       | Specifies whether to register the read or write input and output ports.                                                                                                                                                                                 |
| Clock Enables When you select With one read port and one write port, the following option is available:  • Use different clock enables for registers  • Use clock enable for write input registers  • Use clock enable for read input registers  • Use clock enable for output registers                                                             | On/Off       | Specifies whether to create clock enables for read and write registers.  Note: For MLAB blocks, a nondeterministic output may be produced in the first clock cycle when you select the Use clock enable for output registers option.                    |







| Parameter                                                                                                                                                                                                                                                                                                          | Legal Values | Description                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| When you select With two read / write ports, the following options are available:  Use different clock enables for registers  Use clock enable for port A input registers  Use clock enable for port A output registers  Use clock enable for port B input registers  Use clock enable for port B output registers |              |                                                                                                                                                                                                                                                                                           |
| Addressstalls When you select With one read port and one write port, the following option is available:  Create a 'addressstall_a' input port.                                                                                                                                                                     | On/Off       | Specifies whether to create clock enables for address registers. You can create these ports to act as an extra active low clock enable input for the address registers.                                                                                                                   |
| Aclr Options When you select With one read port and one write port, the following option is available:  • q_b port When you select With two read / write ports, the following options are available:  • q_a port • q_b port                                                                                        | On/Off       | Specifies whether to create an asynchronous clear port for the registered ports. Specifies whether the 'q_a' and 'q_b' ports are cleared by the aclr port.                                                                                                                                |
| Sclr Options When you select With one read port and one write port, the following option is available:  • q_b port When you select With two read / write ports, the following options are available:  • q_a port • q_b port                                                                                        | On/Off       | Specifies whether to create a synchronous clear port for the registered ports. Specifies whether the 'q_a', and 'q_b' ports are cleared by the sclr port.  Note: For MLAB blocks, a nondeterministic output may be produced in the first clock cycle when you select the q_b port option. |

Parameter Settings: Output 1 (This tab is only available when you select one read port and one write ports)

continued...





| New Data — New Data — New Data — Old memory contents appear in do not care (The outputs will be undefined)  • New Data — New data is available to the right of the same clock cycle on which it was written from the other port?  • New Data — New data is available in the sing edge of the same clock cycle on which it was written for the memory block type to Auto, M20K, or any other block RAM, here write operation proceeds.  • I do not care—This option functions differently when you true the memory block type to Auto, M20K, or any other block RAM, here will only not the block RAM, here will not the read of the control of the memory block type to MLAB. (For LUTRAM), the RAM outputs' don't care or unknown values for read-during-write operation but analyzes the timing path to prevent metastability issues are prevented by never writing and reading at the same address at the same time.  • New Data—New data is available on the rising edge | Parameter                                                                                                                   | Legal Values                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| write and read operation. Metastability issues are prevented by never writing and reading at the same address at the same time.  Parameter Settings: Output 2 (This tab is only available when you select two read-during-write operation without analyzing the timing path. This option is only available for LUTRAM and is enabled when you set memory block type to MLAB.  Parameter Settings: Output 2 (This tab is only available when you select two read/ write ports)  What should the 'q_a' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  What should the 'q_b' output be when read-during-write occurs.  New Data—New data is available on the rising edge of the same clock cycle on which it was written.  Old Data—The RAM outputs reflect the old data at that address before the write operation proceeds.  Get x's for write masked bytes instead of old data when byte enable is used  On/Off  Turn on this option to obtain 'X' on the masked byte.  Parameter Settings: Mem Init  Do you want to specify the initial content of the memory.  To initialize the memory to zero, select No, leave it blank.  Yes, use this file for the memory.  To initialize the memory to zero, select No, leave it blank.  To use a memory initialization file (,mif) or a hexadecimal (Intel-format) file (,hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | behave when reading a memory location that is being written from the                                                        | Old memory contents appear     I do not care (The outputs will be | read-during-write occurs.  New Data—New data is available on the rising edge of the same clock cycle on which it was written.  Old memory contents appear— The RAM outputs reflect the old data at that address before the write operation proceeds.  I do not care—This option functions differently when you turn it on depending on the following memory block type you select:  When you set the memory block type to Auto, M20K, or any other block RAM, the RAM outputs 'don't care' or "unknown" values for readduring-write operation without analyzing the timing path.  When you set the memory block type to MLAB (for LUTRAM), the RAM outputs 'don't care' or 'unknown' values for readduring-write operation but analyzes the timing path to |
| What should the 'q_a' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  Old Data—The RAM outputs reflect the old data at that address before the write operation proceeds.  Get x's for write masked bytes instead of old data when byte enable is used  On/Off  Turn on this option to obtain 'X' on the masked byte.  Parameter Settings: Mem Init  Do you want to specify the initial content of the memory?  No, leave it blank  Yes, use this file for the memory.  To initialize the memory to zero, select No, leave it blank.  To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  On/Off  —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | write and read operation. Metastability issues are prevented by never writing and reading at the same address at the        | On/Off                                                            | RAM to output 'don't care' or unknown values for read-during-write operation without analyzing the timing path. This option is only available for LUTRAM and is enabled when you set memory block                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being written to?  Get x's for write masked bytes instead of old data when byte enable is used  On/Off  Turn on this option to obtain 'X' on the masked byte.  Parameter Settings: Mem Init  Do you want to specify the initial content of the memory?  No, leave it blank Yes, use this file for the memory.  To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  Pead-during-write occurs.  New Data—New data is available on the rising edge of the same clock cycle on which it was written.  Old Data—The RAM outputs reflect the old data at that address before the write operation proceeds.  Turn on this option to obtain 'X' on the masked byte.  Specifies the initial content of the memory.  To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Parameter Settings: Output 2 (This                                                                                          | tab is only available when you select t                           | two read/ write ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| parameter Settings: Mem Init  Do you want to specify the initial content of the memory?  • No, leave it blank • Yes, use this file for the memory content data  • No, leave it blank • Yes, use this file for the memory. To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | reading from a memory location being written to?  What should the 'q_b' output be when reading from a memory location being |                                                                   | read-during-write occurs.  New Data—New data is available on the rising edge of the same clock cycle on which it was written.  Old Data—The RAM outputs reflect the old data at that address before                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Do you want to specify the initial content of the memory?  • No, leave it blank • Yes, use this file for the memory content data  • No, leave it blank • Yes, use this file for the memory. To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                             | On/Off                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| content of the memory?  • Yes, use this file for the memory content data  • Yes, use this file for the memory content data  To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file for the memory content data.  Initialize memory content data to XXX  On/Off  —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Parameter Settings: Mem Init                                                                                                |                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                             | Yes, use this file for the memory                                 | memory. To initialize the memory to zero, select No, leave it blank. To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select Yes, use this file                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                             | On/Off                                                            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |





| Parameter                                                                    | Legal Values   | Description                                                                                                                                                                                  |
|------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The initial content file should conform to which port's dimensions?          | PORT_A, PORT_B | If you select to use the initial content file for memory content data, select the port the file should conform to.                                                                           |
| Implement clock-enable circuitry for use in a partial reconfiguration region | On/Off         | Specifies whether to implement clock-<br>enable circuitry for use in a partial<br>reconfiguration region. Implement<br>clock-enable circuitry for use in a<br>partial reconfiguration region |
| Parameter Settings: Performance Optim                                        | ization        | •                                                                                                                                                                                            |
| Enable Force to Zero                                                         | On/Off         | Specifies whether to set the output to zero when you deassert the read enable signal.                                                                                                        |
|                                                                              |                | Enabling this feature helps improve the glue logic performance when the selected memory depth is larger than a single memory block.                                                          |

# 4.1.3. RAM: 4-PORT Intel FPGA IP Parameters

This table lists the parameters for the RAM: 4-PORT Intel FPGA IP core.

Table 22. RAM: 4-PORT Intel FPGA IP Parameter Settings

| Parameter                                                                                                        | Legal Values                                                                      | Description                                                                                                                       |  |
|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter Settings: Widths/ Blk Ty                                                                               | ре                                                                                | ·                                                                                                                                 |  |
| How many words of memory?                                                                                        | -                                                                                 | Specifies the number of bit words.                                                                                                |  |
| How wide should the 'q_a' and 'q_b' output bus be?                                                               | -                                                                                 | Specifies the width of the input and output ports.                                                                                |  |
| RAM block type                                                                                                   | Auto, M20K                                                                        | Specifies the memory block type. The types of memory block that are available for selection depends on your target device.        |  |
| Set the maximum block depth to                                                                                   | <ul><li>Auto: Auto, 512, 1024, 2048</li><li>M20K: Auto, 512, 1024, 2048</li></ul> | Specifies the maximum block depth in words.                                                                                       |  |
| Parameter Settings: Clks/Rd, Byte                                                                                | En                                                                                |                                                                                                                                   |  |
| What clocking method would you like to use?                                                                      | Single clock                                                                      | Specifies the clocking method to use.  Single clock—A single clock and a clock enable controls all registers of the memory block. |  |
| Create `rden_a' and `rden_b' read enable signals                                                                 | -                                                                                 | Specifies whether to create a read enable signal for ports A and B.                                                               |  |
| What is the width of a byte for byte enables?                                                                    | M20K: 5, 8, 9, 10                                                                 | Specifies the byte width of the byte enable port. The width of the data input port must be divisible by the byte size.            |  |
| Parameter Settings: Regs/Clkens/AcIrs                                                                            |                                                                                   |                                                                                                                                   |  |
| Which ports should be registered? Input registers:  • All write input ports  • 'raddress' port Output registers: | On/Off                                                                            | Specifies whether to register the read or write input and output ports.                                                           |  |
|                                                                                                                  |                                                                                   | continued                                                                                                                         |  |





| Parameter                                                                                                                                                                                                          | Legal Values                                                          | Description                                                                                                                                                                                                                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 'q_a' port     'q_b' port                                                                                                                                                                                          |                                                                       |                                                                                                                                                                                                                                                                         |
| Use clock enable for input and output registers.                                                                                                                                                                   | On/Off                                                                | Specifies whether to turn on the option to create one clock enable signal for the input and output registers.                                                                                                                                                           |
| Create an 'aclr' asynchronous clear for the output ports. Output Aclrs:  'q_a' port 'q_b' port                                                                                                                     | On/Off                                                                | Specifies whether to create an asynchronous clear port for the output ports.  Output AcIrs:  • q_a port—Specifies whether the q_a port is cleared by the acIr port.  • q_b port—Specifies whether the q_b port is cleared by the acIr port.                             |
| Create an `sclr' synchronous clear for the output ports. Output Sclrs: • `q_a' port • `q_b' port                                                                                                                   | On/Off                                                                | Specifies whether to create a synchronous clear port for the output ports.  Output Sclrs:  • q_a port—Specifies whether the q_a port is cleared by the sclr port.  • q_b port—Specifies whether the q_b port is cleared by the sclr port.                               |
| Parameter Settings: Output 1                                                                                                                                                                                       |                                                                       |                                                                                                                                                                                                                                                                         |
| How should the 'q_a' and 'q_b' outputs<br>behave when reading a memory<br>location that is being written from the<br>other port?<br>The output of port A will be 'NEW'<br>while the output of port B will be 'OLD' | On/Off                                                                | Specifies the output behavior when read-during-write occurs.                                                                                                                                                                                                            |
| Parameter Settings: Output 2                                                                                                                                                                                       |                                                                       |                                                                                                                                                                                                                                                                         |
| What should the 'q_a' output be when reading from a memory location being written to?                                                                                                                              | Don't Care                                                            | Specifies the output behavior when read-during-write occurs.                                                                                                                                                                                                            |
| What should the 'q_b' output be when reading from a memory location being written to?                                                                                                                              |                                                                       |                                                                                                                                                                                                                                                                         |
| Parameter Settings: Mem Init                                                                                                                                                                                       |                                                                       |                                                                                                                                                                                                                                                                         |
| Do you want to specify the initial content of the memory?                                                                                                                                                          | No, leave it blank     Yes, use this file for the memory content data | Specifies the initial content of the memory. To initialize the memory to zero, select <b>No, leave it blank.</b> To use a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex), select <b>Yes, use this file for the memory content data</b> . |
| Initialize memory content data to XXX on power-up simulation                                                                                                                                                       | On/Off                                                                | -                                                                                                                                                                                                                                                                       |
| The initial content file should conform to which port's dimensions?                                                                                                                                                | PORT_A, PORT_B                                                        | If you select to use the initial content file for memory content data, select the port the file should conform to.                                                                                                                                                      |
|                                                                                                                                                                                                                    |                                                                       | continued                                                                                                                                                                                                                                                               |





| Parameter                                                                    | Legal Values | Description                                                                                                                         |  |  |
|------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Implement clock-enable circuitry for use in a partial reconfiguration region | On/Off       | Specifies whether to implement clock-<br>enable circuitry for use in a partial<br>reconfiguration region.                           |  |  |
| Parameter Settings: Performance Optimization                                 |              |                                                                                                                                     |  |  |
| Enable Force-to-Zero                                                         | On/Off       | Specifies whether to set the output to zero when you deassert the read enable signal.                                               |  |  |
|                                                                              |              | Enabling this feature helps improve the glue logic performance when the selected memory depth is larger than a single memory block. |  |  |

# 4.1.4. ROM: 1-PORT Intel FPGA IP Parameters

This table lists the parameters for the ROM: 1-PORT Intel FPGA IP core.

# Table 23. ROM: 1-PORT Intel FPGA IP Parameter Settings

| Parameter                                                                                                         | Legal Values                                                                | Description                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameter Settings: General Page                                                                                  |                                                                             |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| How wide should the 'q' output bus be?                                                                            | _                                                                           | Specifies the width of the 'q' output bus.                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| How many words of memory?                                                                                         | _                                                                           | Specifies the number of words.                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| What should the memory block type be?                                                                             | Auto, MLAB, M20K                                                            | Specifies the memory block<br>type. The types of memory<br>block that are available for<br>selection depends on your<br>target device.                                                                                                                                                                                                                                    |  |  |  |  |
| Set the maximum block depth to                                                                                    | <ul> <li>MLAB: Auto, 32</li> <li>M20K: Auto, 512, 1024,<br/>2048</li> </ul> | Specifies the maximum block depth in words.                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| What clocking method would you like to use?                                                                       | Single clock     Dual clock: use separate     'input' and 'output' clocks   | Specifies the clocking method to use.  • Single clock—A single clock and a clock enable controls all registers of the memory block  • Dual clock: use separate 'input' and 'output' clocks—The input clock controls the address registers and the output clock controls the data-out registers. There are no write-enable, byte-enable, or data-in registers in ROM mode. |  |  |  |  |
| Parameter Settings: Regs/Clken/AcIrs                                                                              | Parameter Settings: Regs/Clken/Aclrs                                        |                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Which ports should be registered? The following options are available:  • 'address' input port  • 'q' output port | On/Off                                                                      | Specifies whether to register the input and output ports.                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                                                                                                                   | -                                                                           | continued                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |





| Parameter                                                                                                   | Legal Values                                                          | Description                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use clock enable for port A input registers                                                                 | On/Off                                                                | Specifies whether to use clock enable for port A input registers.                                                                                                                                                                              |
| Use clock enable for port A output registers                                                                | On/Off                                                                | Specifies whether to use clock enable for port A output registers.                                                                                                                                                                             |
| Create an `addressstall_a' input port                                                                       | On/Off                                                                | Specifies whether to create an addressstall_a input port. You can create this port to act as an extra active low clock enable input for the address registers.                                                                                 |
| Create an `aclr' asynchronous clear for the registered ports. The following option is available: • `q' port | On/Off                                                                | Specifies whether the registered ports be affected by an asynchronous clear port.                                                                                                                                                              |
| Create a 'sclr' asynchronous clear for the registered ports.  • 'q' port                                    | On/Off                                                                | Specifies whether the q port be affected by a synchronous clear port.                                                                                                                                                                          |
| Create an `rden' read enable signal                                                                         | On/Off                                                                | Specifies whether to create a read enable signal.                                                                                                                                                                                              |
| Parameter Settings: Mem Init                                                                                |                                                                       |                                                                                                                                                                                                                                                |
| Do you want to specify the initial content of the memory?                                                   | No, leave it blank     Yes, use this file for the memory content data | Specifies the initial content of the memory. In ROM mode, you must specify a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex). The Yes, use this file for the memory content data option is turned on by default. |
| The initial content file should conform to which port's dimensions?                                         | PORT_A                                                                | The initial content file for memory content data only conforms to port A.                                                                                                                                                                      |
| Allow In-System Memory Content Editor to capture and update content independently of the system clock       | On/Off                                                                | Specifies whether to allow In-System Memory Content Editor to capture and update content independently of the system clock                                                                                                                     |
| The 'Instance ID' of this ROM is                                                                            | NONE                                                                  | Specifies the ROM ID.                                                                                                                                                                                                                          |
| Parameter Settings: Performance Optimization                                                                |                                                                       |                                                                                                                                                                                                                                                |
| Enable Force-to-Zero                                                                                        | On/Off                                                                | Specifies whether to set the output to zero when you deassert the read enable signal. Enabling this feature helps improve the glue logic performance when the selected memory depth is larger than a single memory block.                      |

# 4.1.5. ROM: 2-PORT Intel FPGA IP Parameters

This table lists the parameters for the ROM: 2-PORT Intel FPGA IP core.





## **Table 24. ROM: 2-PORT Intel FPGA IP Parameter Settings**

| Parameter                                                       | Legal Values                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Parameter Settings: Widths/Blk Ty                               | pe                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| How do you want to specify the memory size?                     | As a number of words     As a number of bits                                                                         | Determines whether to specify the memory size in words or bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| How many words of memory?                                       | 32, 64, 128, 256, 512, 1024,<br>2048, 4096, 8192, 16384, 32768,<br>65536                                             | Specifies the number of words.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Use different data widths on different ports                    | On/Off                                                                                                               | Specifies whether to use different data widths on different ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| How wide should the 'q_a' output bus be?                        | _                                                                                                                    | Specifies the width of the 'q_a' and 'q_b' output ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| How wide should the 'q_b' output bus be?                        |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| RAM block type                                                  | Auto, M20K                                                                                                           | Specifies the memory block type. The types of memory block that are available for selection depends on your target device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| Set the maximum block depth to:                                 | <ul> <li>Auto: Auto, 512, 1024, 2048, 4096</li> <li>M20K: Auto, 512, 1024, 2048</li> </ul>                           | Specifies the maximum block depth in words. This option is enabled only when you choose <b>Auto</b> as the memory block type.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Parameter Settings: Clks/Rd                                     |                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| What clocking method would you like to use?                     | Single clock     Dual clock: use separate     'input' and 'output' clocks     Customize clocks for A and B     ports | <ul> <li>Specifies the clocking method to use.</li> <li>Single—A single clock and a clock enable controls all registers of the memory block</li> <li>Dual clock: use separate 'input' and 'output' clocks—The input clock controls the address registers and the output clock controls the data-out registers. There are no write-enable, byte-enable, or data-in registers in ROM mode.</li> <li>Customize clocks for A and B ports—Clock A controls all registers on the port A side; clock B controls all registers on the port B side. Each port also supports independent clock enables for both port A and port B registers, respectively.</li> </ul> |  |
| Create a 'rden_a' and 'rden_b' read enable signals              | On/Off                                                                                                               | Specifies whether to create read enable signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Parameter Settings: Regs/Clkens/                                | Acirs                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Which ports should be registered?<br>Read output ports          | On/Off                                                                                                               | Specifies whether to register the read output ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| More Options  Registered Q Output Ports  'q_a' port  'q_b' port | On/Off                                                                                                               | Turn on if you want the registered 'q_a' and 'q_b' ports to be affected by the asynchronous clear signal.  • q_a port—Specifies whether to register the 'a_b' output port.  • q_b port—Specifies whether to register the 'q_b' output port.                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| Use clock enable for port A input registers                     | On/Off                                                                                                               | Specifies whether to use clock enable for port A input registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Use clock enable for port A output registers                    | On/Off                                                                                                               | Specifies whether to use clock enable for port A output registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|                                                                 |                                                                                                                      | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |





| Parameter                                                           | Legal Values                                                          | Description                                                                                                                                                                                                                                    |  |  |  |  |
|---------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Use clock enable for port B input registers                         | On/Off                                                                | Specifies whether to use clock enable for port B input registers.                                                                                                                                                                              |  |  |  |  |
| Use clock enable for port B output registers                        | On/Off                                                                | Specifies whether to use clock enable for port B output registers.                                                                                                                                                                             |  |  |  |  |
| AcIr Options • 'q_a' port • 'q_b' port                              | On/Off                                                                | Specifies whether the registered ports should be cleared by the asynchronous clear port.                                                                                                                                                       |  |  |  |  |
| Sclr Options • 'q_a' port • 'q_b' port                              | On/Off                                                                | Specifies whether the registered ports should be cleared by the synchronous clear port.                                                                                                                                                        |  |  |  |  |
| Parameter Settings: Mem Init                                        | Parameter Settings: Mem Init                                          |                                                                                                                                                                                                                                                |  |  |  |  |
| Do you want to specify the initial content of the memory?           | No, leave it blank     Yes, use this file for the memory content data | Specifies the initial content of the memory. In ROM mode, you must specify a memory initialization file (.mif) or a hexadecimal (Intel-format) file (.hex). The Yes, use this file for the memory content data option is turned on by default. |  |  |  |  |
| The initial content file should conform to which port's dimensions? | • PORT_A • PORT_B                                                     | Specifies whether the initial content file conforms to port A or port B.                                                                                                                                                                       |  |  |  |  |
| Parameter Settings: Performance Optimization                        |                                                                       |                                                                                                                                                                                                                                                |  |  |  |  |
| Enable Force-to-Zero                                                | On/Off                                                                | Specifies whether to set the output to zero when you deassert the read enable signal. Enabling this feature helps improve the glue logic performance when the selected memory depth is larger than a single memory block.                      |  |  |  |  |

# 4.1.6. RAM and ROM Interface Signals

Table 25. Interface Signals of the Intel Stratix 10 RAM and ROM Intel FPGA IP Cores

| Signal     | Direction | Required                          | Description                                                                                                                                               |
|------------|-----------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| data_a     | Input     | Optional                          | Data input to port A of the memory.  The data_a port is required for all RAM operation modes:  SINGLE_PORT  DUAL_PORT  BIDIR_DUAL_PORT  QUAD_PORT         |
| address_a  | Input     | Yes                               | Address input to port A of the memory.  The address_a signal is required for all operation modes.                                                         |
| address2_a | Input     | Yes<br>(for simple quad-<br>port) | Read address input to port A of the memory.  The address2_a signal is required if the operation_mode parameter is set to QUAD_PORT.                       |
| wren_a     | Input     | Optional                          | Write enable input for address_a port. The wren_a signal is required all RAM operation modes:  • SINGLE_PORT  • DUAL_PORT  • BIDIR_DUAL_PORT  • QUAD_PORT |
|            |           |                                   | continued                                                                                                                                                 |







| Signal         | Direction | Required                          | Description                                                                                                                                                                                                                                                                                             |
|----------------|-----------|-----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rden_a         | Input     | Optional                          | Read enable input for address_a port. The rden_a signal is supported depending on your selected memory mode and memory block.                                                                                                                                                                           |
| byteena_a      | Input     | Optional                          | Byte enable input to mask the data_a port so that only specific bytes, nibbles, or bits of the data are written.  The byteena_a port is not supported in the following conditions:  If implement_in_les parameter is set to ON  If operation_mode parameter is set to ROM                               |
| addressstall_a | Input     | Optional                          | Address clock enable input to hold the previous address of address_a port for provided that the addressstall_a port is high.                                                                                                                                                                            |
| q_a            | Output    | Yes                               | Data output from port A of the memory.  The q_a port is required if the operation_mode parameter is set to any of the following values:  • SINGLE_PORT  • BIDIR_DUAL_PORT  • QUAD_PORT  • ROM  The width of q_a port must be equal to the width of data_a port.                                         |
| data_b         | Input     | Optional                          | Data input to port B of the memory.  The data_b port is required if the operation_mode parameter is set to BIDIR_DUAL_PORT and QUAD_PORT.                                                                                                                                                               |
| address_b      | Input     | Optional                          | Address input to port B of the memory.  The address_b port is required if the operation_mode parameter is set to the following values:  • DUAL_PORT  • BIDIR_DUAL_PORT  • QUAD_PORT                                                                                                                     |
| address2_b     | Input     | Yes<br>(for simple quad-<br>port) | Read address input to port B of the memory.  The address2_b is required if the operation_mode parameter is set to QUAD_PORT.                                                                                                                                                                            |
| wren_b         | Input     | Yes                               | Write enable input for address_b port.  The wren_b port is required if operation_mode is set to BIDIR_DUAL_PORT and QUAD_PORT.                                                                                                                                                                          |
| rden_b         | Input     | Optional                          | Read enable input for address_b port. The rden_b port is supported depending on your selected memory mode and memory block                                                                                                                                                                              |
| byteena_b      | Input     | Optional                          | Byte enable input to mask the data_b port so that only specific bytes, nibbles, or bits of the data are written. The byteena_b port is not supported in the following conditions:  • If implement_in_les parameter is set to ON  • If operation_mode parameter is set to SINGLE_PORT, DUAL_PORT, or ROM |
| d_p            | Output    | Yes                               | Data output from port B of the memory. The q_b port is required if the operation_mode is set to the following values:                                                                                                                                                                                   |
|                |           |                                   | continued                                                                                                                                                                                                                                                                                               |





| Signal       | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |           |          | DUAL_PORT     BIDIR_DUAL_PORT     QUAD_PORT The width of q_b port must be equal to the width of data_b port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| clock0       | Input     | Yes      | The following describes which of your memory clock must be connected to the clock0 port, and port synchronization in different clocking modes:  Single clock: Connect your single source clock to clock0 port. All registered ports are synchronized by the same source clock.  Read/Write: Connect your write clock to clock0 port. All registered ports related to write operation, such as data_a port, address_a port, wren_a port, and byteena_a port are synchronized by the write clock.  Input Output: Connect your input clock to clock0 port. All registered input ports are synchronized by the input clock.  Independent clock: Connect your port A clock to clock0 port. All registered input and output ports of port A are synchronized by the port A clock. |
| clock1       | Input     | Optional | The following describes which of your memory clock must be connected to the clock1 port, and port synchronization in different clocking modes:  • Single clock: Not applicable. All registered ports are synchronized by clock0 port.  • Read/Write: Connect your read clock to clock1 port. All registered ports related to read operation, such as address_b port and rden_b port are synchronized by the read clock.  • Input Output: Connect your output clock to clock1 port. All the registered output ports are synchronized by the output clock.  • Independent clock: Connect your port B clock to clock1 port. All registered input and output ports of port B are synchronized by the port B clock.                                                              |
| clocken0     | Input     | Optional | Clock enable input for clock0 port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| clocken1     | Input     | Optional | Clock enable input for clock1 port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| eccstatus    | Output    | Optional | A bit wide error correction status port. Indicate whether the data that is read from the memory has an error in single-bit with correction, fatal error with no correction, or no error bit occurs.  The eccstatus port is supported if all the following conditions are met:  • operation_mode parameter is set to DUAL_PORT  • ram_block_type parameter is set to M20K  • width_a and width_b parameter have the same value  • Byte enable is not used                                                                                                                                                                                                                                                                                                                    |
| eccencbypass | Input     | Optional | When active, this port allow user to inject parity flip bits through eccencparity ports. When inactive, parity flip bits will be generated using internal ecc encoder. This port can only be used when enable_ecc_encoder_bypass is set to "TRUE".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|              |           |          | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |





| Signal         | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| eccencparity   | Input     | Optional | When eccencbypass is active, user can inject 8-bit parity flip through eccencparity port. This port can be used only when enable_ecc_encoder_bypass is set to "TRUE".                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| data           | Input     | Yes      | Data input to the memory. The data port is required and the width must be equal to the width of the ${\bf q}$ port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| wraddress      | Input     | Yes      | Write address input to the memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| wren           | Input     | Yes      | Write enable input for wraddress port. The wren port is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| rdaddress      | Input     | Yes      | Read address input to the memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| rden           | Input     | Optional | Read enable input for rdaddress port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| byteena        | Input     | Optional | Byte enable input to mask the data port so that only specific bytes, nibbles, or bits of data are written. It is supported in Intel Stratix 10 devices when you set the ram_block_type parameter to MLAB.                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| wraddressstall | Input     | Optional | Write address clock enable input to hold the previous write address of wraddress port for as long as the wraddressstall port is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| rdaddressstall | Input     | Optional | Read address clock enable input to hold the previous read address of rdaddress port for as long as the rdaddressstall port is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| d              | Output    | Yes      | Data output from the memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| inclock        | Input     | Yes      | The following describes which of your memory clock must be connected to the inclock port, and port synchronization in different clocking modes:  • Single clock: Connect your single source clock to inclock port and outclock port. All registered ports are synchronized by the same source clock.  • Read/Write: Connect your write clock to inclock port. All registered ports related to write operation, such as data port, wraddress port, wren port, and byteena port are synchronized by the write clock.  • Input/Output: Connect your input clock to inclock port. All registered input ports are synchronized by the input clock. |
| outclock       | Input     | Yes      | The following describes which of your memory clock must be connected to the outclock port, and port synchronization in different clocking modes:  • Single clock: Connect your single source clock to inclock port and outclock port. All registered ports are synchronized by the same source clock.  • Read/Write: Connect your read clock to outclock port. All registered ports related to read operation, such as rdaddress port and rdren port are synchronized by the read clock.  • Input/Output: Connect your output clock to outclock port. The registered q port is synchronized by the output clock.                              |
| inclocken      | Input     | Optional | Clock enable input for inclock port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                | · .       | •        | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |





| Signal     | Direction | Required | Description                                                                                                                                                                                            |
|------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| outclocken | Input     | Optional | Clock enable input for outclock port.                                                                                                                                                                  |
| aclr       | Input     | Optional | Asynchronously clear the output ports. The asynchronous clear effect on the registered ports can be controlled through their corresponding clear parameter, such as outdata_aclr_a and outdata_aclr_b. |
| sclr       | Input     | Optional | Synchronously clear the output ports. The synchronous clear effect on the registered ports can be controlled through their corresponding parameter, such as outdata_sclr_a and outdata_sclr_b.         |

Note:

When running the embedded memory simulation model, you must ensure that you do not provide "X" or dont\_care as inputs to the simulation model. Providing "X" or don't\_care may result in unexpected behavior in simulation.

### 4.1.7. Changing Parameter Settings Manually

When the IP core has been generated using the IP Parameter Editor, you can use this flow to change of the parameter settings within the specified memory mode. However, to change the memory mode, use the IP Parameter Editor to configure and regenerate the IP core.

Follow these steps to change the parameter settings manually:

- 1. Locate the Verilog design file: ct directory>//project name\_software
  version>/synth//coreName\_QuartusVersion\_random>.v.
- 2. Change the parameter settings in the design file. Ensure that you use only legal parameter values as specified in Parameters and Signals topic. Failing to do so results in compilation errors.
- 3. Compile the design using the Intel Quartus Prime software.

For example, the following codes enable the ECC feature and specify the initialization file.

```
altera_syncram_component.enable_ecc = "TRUE",
altera_syncram_component.ecc_pipeline_stage_enabled = "FALSE",
altera_syncram_component.init_file = "mif1.mif",
```

To disable the ECC feature and specify a different .mif file, make the following changes.

```
altera_syncram_component.enable_ecc = "FALSE",
altera_syncram_component.ecc_pipeline_stage_enabled = "FALSE",
altera_syncram_component.init_file = "mif2.mif",
```

### 4.1.7.1. RAM and ROM Parameter Settings

#### Table 26. Parameters for altera\_syncram

Use the parameter list when editing the design file manually.

| Name           | Legal Values                                | Description                         |
|----------------|---------------------------------------------|-------------------------------------|
| operation_mode | SINGLE_PORT<br>DUAL_PORT<br>BIDIR_DUAL_PORT | Operation mode of the memory block. |
|                |                                             | continued                           |





| Name            | Legal Values                     | Description                                                                                                                                                                                    |
|-----------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | QUAD_PORT<br>ROM                 |                                                                                                                                                                                                |
| width_a         | _                                | Data width of port A.                                                                                                                                                                          |
| widthad_a       | _                                | Address width of port A.                                                                                                                                                                       |
| widthad2_a      |                                  | Address 2 width of port A.                                                                                                                                                                     |
| numwords_a      | _                                | Number of data words in the memory block for port A.                                                                                                                                           |
| outdata_reg_a   | UNREGISTERED<br>CLOCK1<br>CLOCK0 | Clock for the data output registers of port A.                                                                                                                                                 |
| outdata_aclr_a  | NONE<br>CLEAR1<br>CLEAR0         | Asynchronous clear for data output registers of port A. When the outdata_reg_a parameter is set to <b>UNREGISTERED</b> , this parameter specifies the clearing parameter for the output latch. |
| outdata_sclr_a  | NONE<br>SCLEAR                   | Synchronous clear for data output registers of port A. When the outdata_reg_a parameter is set to <b>NONE</b> , this parameter specifies the clearing parameter for the output latch.          |
| address_aclr_a  | NONE                             | Option to clear the address input registers of port A.                                                                                                                                         |
| width_byteena_a | _                                | Width of the byte-enable bus of port A. The width must be equal to the value of width_a divided by the byte size. The default value of 1 is only allowed when byte-enable is not used.         |
| width_b         | _                                | Data width of port B.                                                                                                                                                                          |
| widthad_b       | _                                | Address width of port B.                                                                                                                                                                       |
| widthad2_b      | _                                | Address 2 width of port B.                                                                                                                                                                     |
| numwords_b      | _                                | Number of data words in the memory block for port B.                                                                                                                                           |
| outdata_reg_b   | UNREGISTERED<br>CLOCK1<br>CLOCK0 | Clock for the data output registers of port B.                                                                                                                                                 |
| indata_reg_b    | CLOCK1<br>CLOCK0                 | Clock for the data input registers of port B.                                                                                                                                                  |
| address_reg_b   | CLOCK1<br>CLOCK0                 | Clock for the address registers of port B.                                                                                                                                                     |
| byteena_reg_b   | CLOCK1<br>CLOCK0                 | Clock for the byte-enable registers of port B.                                                                                                                                                 |
| outdata_aclr_b  | NONE<br>CLEAR1<br>CLEAR0         | Asynchronous clear for data output registers of port B. When the outdata_reg_b parameter is set to <b>UNREGISTERED</b> , this parameter specifies the clearing parameter for the output latch. |
| outdata_sclr_b  | NONE<br>SCLEAR                   | Synchronous clear for data output registers of port B. When the outdata_reg_b parameter is set to <b>NONE</b> , this parameter specifies the clearing parameter for the output latch.          |





| Name                               | Legal Values                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| address_aclr_b                     | NONE                                                            | Option to clear the address input registers of port B.                                                                                                                                                                                                                                                                                                                                          |
| width_byteena_b                    | _                                                               | Width of the byte-enable bus of port B. The width must be equal to the value of width_b divided by the byte size. The default value of 1 is only allowed when byte-enable is not used.                                                                                                                                                                                                          |
| intended_device_family             | "Stratix 10"                                                    | Parameter used for simulation purpose.                                                                                                                                                                                                                                                                                                                                                          |
| ram_block_type                     | AUTO<br>M20K<br>MLAB                                            | The memory block type.                                                                                                                                                                                                                                                                                                                                                                          |
| byte_size                          | 5<br>8<br>9<br>10                                               | The byte size for the byte-enable mode.                                                                                                                                                                                                                                                                                                                                                         |
| read_during_write_mode_mixed_ports | DONT_CARE CONSTRAINT_DONT_CARE NEW_DATA OLD_DATA NEW_A_OLD_B    | The behavior for the read-during-write mode.  The default value is DONT_CARE.  The value of NEW_DATA is supported only when the read address and output data are registered by the write clock in the LUTRAM mode.  The value of CONSTRAINED_DONT_CARE is supported only in the LUTRAM mode.  The value of NEW_A_OLD_B is supported only when the operation_mode parameter is set to QUAD_PORT. |
| init_file                          | *.mif<br>*.hex                                                  | The initialization file.                                                                                                                                                                                                                                                                                                                                                                        |
| init_file_layout                   | PORT_A<br>PORT_B                                                | The layout of the initialization file.                                                                                                                                                                                                                                                                                                                                                          |
| maximum_depth                      | _                                                               | The depth of the memory block slices.                                                                                                                                                                                                                                                                                                                                                           |
| clock_enable_input_a               | NORMAL<br>BYPASS                                                | The clock enable for the input registers of port A.                                                                                                                                                                                                                                                                                                                                             |
| clock_enable_output_a              | NORMAL<br>BYPASS                                                | The clock enable for the output registers of port A.                                                                                                                                                                                                                                                                                                                                            |
| clock_enable_input_b               | NORMAL<br>BYPASS                                                | The clock enable for the input registers of port B.                                                                                                                                                                                                                                                                                                                                             |
| clock_enable_output_b              | NORMAL<br>BYPASS                                                | The clock enable for the output registers of port B.                                                                                                                                                                                                                                                                                                                                            |
| read_during_write_mode_port_a      | NEW_DATA_NO_NBE_READ NEW_DATA_WITH_NBE_RE AD OLD_DATA DONT_CARE | The read-during-write behavior for port A.                                                                                                                                                                                                                                                                                                                                                      |
| read_during_write_mode_port_b      | NEW_DATA_NO_NBE_READ NEW_DATA_WITH_NBE_RE AD OLD_DATA DONT_CARE | The read-during-write behavior for port B.                                                                                                                                                                                                                                                                                                                                                      |
| enable_ecc                         | TRUE                                                            | Enables or disables the ECC feature.                                                                                                                                                                                                                                                                                                                                                            |
|                                    |                                                                 | continued                                                                                                                                                                                                                                                                                                                                                                                       |





| Name                       | Legal Values  | Description                                                                                                                                                                                                                                 |
|----------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            | FALSE         |                                                                                                                                                                                                                                             |
| ecc_pipeline_stage_enabled | TRUE<br>FALSE | Specifies whether to enable ECC Pipeline<br>Registers before the output decoder to<br>achieve the same performance as non-ECC<br>mode at the expense of one cycle of<br>latency.                                                            |
|                            |               | The parameter enable_ecc must set to TRUE if this parameter is set to TRUE.                                                                                                                                                                 |
|                            |               | The parameter outdata_reg_b cannot set<br>to UNREGISTERED if this parameter is set to<br>TRUE.                                                                                                                                              |
|                            |               | The default value is <b>FALSE</b> .                                                                                                                                                                                                         |
| enable_ecc_encoder_bypass  | TRUE<br>FALSE | Enables or disables the ECC Encoder Bypass feature.                                                                                                                                                                                         |
|                            |               | The parameter enable_ecc must set to TRUE if this parameter is set to TRUE.                                                                                                                                                                 |
| enable_coherent_read       | TRUE<br>FALSE | Enables or disables the coherent read feature.  • The default value is <b>FALSE</b> .                                                                                                                                                       |
| enable_force_to_zero       | TRUE<br>FALSE | Enables or disables the Force-to-Zero feature.  • The default value is <b>FALSE</b> .                                                                                                                                                       |
| width_eccencparity         | 8             | The width of the eccencparity signal.                                                                                                                                                                                                       |
| optimization_option        | AUTO          | Specifies how the RAM block would be optimized.  • If <b>AUTO</b> is selected, the fitter determines whether the RAM block is in High_Speed or Low_Power mode.  • The RAM block type must be M20K when High_Speed or Low_Power is selected. |

# 4.2. eSRAM Intel FPGA IP

The basic building block of the eSRAM Intel FPGA IP core is a bank, which consists of an array of  $2K \times 72$ -bit SRAM blocks.

42 eSRAM banks combine to form a channel.

Figure 26. eSRAM Channel



Eight memory channels combine to form an eSRAM system.





Figure 27. eSRAM System



#### **Related Information**

Intel Stratix 10 Embedded Memory Configurations on page 27

### 4.2.1. eSRAM System Features

An eSRAM system provides features for handling simultaneous read and write requests, ensuring data integrity and coherency, and maximizing power efficiency.

A given eSRAM system can achieve a maximum frequency of 750 MHz. The number of available eSRAM systems depends on the Intel Stratix 10 device in use.

Every memory channel within an eSRAM system has one write port and one read port, which can handle simultaneous read and write requests. Each channel has access to only its own banks, thus ensuring that each channel is independent from its neighbors.

The eSRAM system has an error correction code (ECC) which you can enable at the cost of some user-accessible data capacity. The ECC can improve data integrity by encoding write data with extended Hamming code and decoding read data for Single-bit Error Correction, Double-bit Error Detection (SECDED). Write latency and read latency are the same whether ECC is enabled or not.

There is a data coherency feature called Write Forwarding which you can enable to handle simultaneous write and read access to the same eSRAM memory location. The write data on the write port is forwarded to the read port and not read from the targeted SRAM bank. The write data is still written into the targeted eSRAM bank.

A low power mode can conserve static power at the cost of 1 clock cycle. In addition, each channel can power down unused banks, for additional power savings.









## 4.2.1.1. eSRAM Specifications

The following table summarizes the specifications of the eSRAM Intel FPGA IP core.

Table 27. eSRAM Specifications

| Feature              | Detail                  | Value                                                                      | Description                      |  |  |  |
|----------------------|-------------------------|----------------------------------------------------------------------------|----------------------------------|--|--|--|
| Clock Frequency (6)  | -1<br>-2<br>-3          | 200 MHz - 750 MHz<br>200 MHz - 640 MHz<br>200 MHz - 500 MHz <sup>(7)</sup> | _                                |  |  |  |
| Bank Capacity        | without ECC<br>with ECC | 144 Kb<br>128 Kb                                                           | Each bank is (2048) 2K x 72 bits |  |  |  |
| Banks per Channel    | _                       | 42                                                                         | _                                |  |  |  |
| Channel Capacity     | without ECC<br>with ECC | 5.90625 Mb<br>5.25 Mb                                                      | _                                |  |  |  |
| Channels per eSRAM   | _                       | 8                                                                          | _                                |  |  |  |
| eSRAM Capacity       | without ECC<br>with ECC | 47.25 Mb<br>42 Mb                                                          | _                                |  |  |  |
| Interface Data Width | without ECC<br>with ECC | x72                                                                        | Maximum width                    |  |  |  |
|                      |                         |                                                                            | continued                        |  |  |  |



<sup>(6)</sup> The input clock source for eSRAM must not exceed 20 ps peak-to-peak, or 1.42 ps RMS at 1e-12 BER, 1.22 ps at 1e-16 BER.

<sup>(7)</sup> In Speed Grade 3 devices, the following clock frequency range is not supported:

<sup>• 466.51</sup> MHz - 499.99 MHz

<sup>• 233.26</sup> MHz - 249.99 MHz



| Feature                     | Detail                 | Value                                         | Description                                                           |
|-----------------------------|------------------------|-----------------------------------------------|-----------------------------------------------------------------------|
| Read Latency <sup>(8)</sup> | Normal<br>Low Power    | 10 +2 <sup>(9)</sup><br>11 + 2 <sup>(9)</sup> | These latencies are fixed, whether ECC is enabled or not.             |
| Write Latency               | _                      | 0 +1 (10)                                     | There is a zero cycle latency for write commands issued to the eSRAM. |
| Power (per eSRAM system)    | Industrial<br>Extended | 1.15 W - 1.5 W<br>2.28 W - 3.31 W             | Low Power mode to Normal mode.                                        |

### 4.2.1.2. eSRAM Usage Model

The eSRAM configuration is deemed static after FPGA configuration. You cannot reconfigure the eSRAM after it enters user mode.

All 8 memory channels have an interface to a shared set of 3 fabric sectors. The fitter chooses which sector interfaces with core logic because not all the sectors are available for each eSRAM.

The reference clock (refclk) is only support LVDS standard. When setting an instance assignment, use the correct standard for refclk. An instance assignment must be set to use the correct standard for refclk:

set\_instance\_assignment -name IO\_STANDARD LVDS -to refclk

<sup>(10) +1</sup> on read latency is added due to registers interfacing with eSRAM required to meet routing and timing requirement.



<sup>(8)</sup> Read latency is measured from a read command being presented to the interface to valid read data being returned.

<sup>(9) +2</sup> on read latency is added due to registers interfacing with eSRAM required to meet routing and timing requirement.



Figure 28. eSRAM Interface With Core Logic



There is a maximum of 17 address bits available. Address bits [10:0] are the 11 bits used to target the 2K entries in a bank. Address bits [16:11] are the 6 bits used to target a certain bank in a channel. Because there are only 42 banks in a channel, the threshold address you can target is [16:11] = 6'b101001 (41st bank relative to the 0th Bank).

Note:

eSRAM bits cannot be reset while in user mode and hence do not have a reset requirement.

Each of the 8 memory channels that make up an eSRAM can power down unused banks. You are responsible for selecting the desired capacity in the eSRAM Intel FPGA IP core as the unused banks are powered down by default.

### 4.2.2. eSRAM Intel FPGA IP Parameters

The parameters allow you to select the channels that you want to implement.

Table 29. eSRAM Intel FPGA IP Parameter Editor: General Tab

| Parameter | Legal Values | Description                                                                    |  |
|-----------|--------------|--------------------------------------------------------------------------------|--|
| Interface |              |                                                                                |  |
| Interface | On/Off       | Specifies the channel to be enabled for eSRAM. There are 8 channels per eSRAM. |  |
| continued |              |                                                                                |  |



| Parameter                                                                                                                                                                                                                  | Legal Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Enable Channel 0</li> <li>Enable Channel 1</li> <li>Enable Channel 2</li> <li>Enable Channel 3</li> <li>Enable Channel 4</li> <li>Enable Channel 5</li> <li>Enable Channel 6</li> <li>Enable Channel 7</li> </ul> |              | Enable Channel 0—This option enables Channel 0 for eSRAM.     Enable Channel 1—This option enables Channel 1 for eSRAM.     Enable Channel 2—This option enables Channel 2 for eSRAM.     Enable Channel 3—This option enables Channel 3 for eSRAM.     Enable Channel 4—This option enables Channel 4 for eSRAM.     Enable Channel 5—This option enables Channel 5 for eSRAM.     Enable Channel 6—This option enables Channel 6 for eSRAM.     Enable Channel 6—This option enables Channel 6 for eSRAM.     Enable Channel 7—This option |
|                                                                                                                                                                                                                            |              | enables Channel 7 for eSRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                            | PLL          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PLL Reference Clock Frequency                                                                                                                                                                                              |              | Specifies the PLL reference clock<br>frequency to the eSRAM PLL. The valid<br>ranges is 10 - 325 MHz for any device's<br>speed grade.                                                                                                                                                                                                                                                                                                                                                                                                        |
| PLL Desired Clock Frequency                                                                                                                                                                                                | _            | Specifies the PLL desired output clock frequency which is the frequency to the eSRAM. The valid ranges is 200 - 750 MHz depending on the speed grade of your device.                                                                                                                                                                                                                                                                                                                                                                         |

## Table 30. eSRAM Intel FPGA IP Core Parameter Editor: Channel Tab

| Parameter                        | Legal Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|----------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Channel Width and Depth          |              |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| How wide should the data bus be? |              | <ul> <li>Specifies the width of the data bus.</li> <li>Normal mode: 1 to 72 bits</li> <li>ECC enable only: 1 to 64 bits</li> <li>Both ECC and ECC Encoder and Decoder Bypass enabled: 72 bits only</li> </ul>                                                                                                                                                                                                                |  |  |
| How many words of memory?        |              | Specifies how many memory banks to use out of the possible 42 banks available per eSRAM channel. Banks are specified in increments of 2048 words, where each 2048 words equals one bank. The number of banks specified determines the address width available to the user. Banks that are not used are powered off and cannot be activated after parameterization.  Note: If you attempt to address a bank that has not been |  |  |
|                                  |              | enabled, any resulting data will be random and without value.                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Channel Features                 |              |                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Enable ECC Encoder and Decoder   | On/Off       | Enables the ECC encoder and decoder, which assists in maintaining the integrity of data written to and read from the eSRAM.                                                                                                                                                                                                                                                                                                  |  |  |
|                                  | · ·          | continued                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |





| Parameter                                     | Legal Values | Description                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               |              | Note: When you enable the ECC encoder and decoder, the maximum data bus width decreases from 72 bits to 64 bits. The 8 bit difference is used in the parity calculations required by the ECC encoder and decoder.                                                                                                                                                                                                                   |
| Enable Dynamic ECC Encoder and Decoder Bypass | On/Off       | Enables users to dynamically bypass the ECC encoder and/or decoder, by asserting eccencbypass or eccdecbypass. This feature is useful for debugging purposes.                                                                                                                                                                                                                                                                       |
| Enable Write Forwarding                       | On/Off       | Enables write forwarding, which ensures data coherency when writing to and reading from the same address in the eSRAM. Write forwarding takes the data present on the write port and forwards it to the read port as read data.  Write-forwarded read data requires the same duration of time as a regular read. Read logic does not use data stored in the targeted address, but the data is still written to the address.         |
| Enable Low Power Mode                         | On/Off       | Enables Low Power mode, which reduces power consumption by placing all eSRAM memory banks into a state of light sleep. When a bank is targeted for access, it is awakened one cycle prior to the access. The bank returns to a state of light sleep after the access is completed.  Low Power mode does not alter the content of a memory bank. One drawback of Low Power mode is that it increases read latency from 10+2 to 11+2. |

# 4.2.3. eSRAM Intel FPGA IP Interface Signals

The following table lists the input and output signals of the eSRAM Intel FPGA IP interface.

Table 31. eSRAM Intel FPGA IP Input and Output Signals

| Signal      | Direction | Width | Description                                                                                                                                                                          |
|-------------|-----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| refclk      | Input     | 1     | Provide a PLL reference clock. This clock must be stable and free-running at device power-up for a successful configuration.                                                         |
| esram2f_clk | Output    | 1     | Core clock provided by the eSRAM to the fabric. Use this clock to drive core logics that are interfacing with the eSRAM. Otherwise, proper cross-clock domain circuitry is expected. |
| continued   |           |       |                                                                                                                                                                                      |





| Signal                                                        | Direction  | Width               | Description                                                                                                                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------|------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| c <channel_number>_data_0</channel_number>                    | Input      | 1-72                | <ul> <li>72 for clear channel data, or</li> <li>64 when ECC is enabled, or</li> <li>72 when ECC Bypass is enabled, the<br/>MSB (most significant bit) of data<br/>(data[71:64]) represents the parity<br/>bits.</li> </ul>                                                                                                                                                 |
| c <channel_number>_wraddress_0</channel_number>               | Input      | Range from<br>17–11 | Write address of the memory. Dependent on how many banks are enabled in the channel.  Note: Writing to an invalid address does nothing, because the targeted bank is not powered.                                                                                                                                                                                          |
| c <channel_number>_wren_n_0</channel_number>                  | Input      | 1                   | Active low write enable input for the wraddress port.                                                                                                                                                                                                                                                                                                                      |
| c <channel_number>_rdaddress_0</channel_number>               | Input      | Range from<br>17–11 | Read address of the memory. Dependent on how many banks are enabled in the channel.  Note: If you attempt to read from an invalid address, the data returned is random and of no value.                                                                                                                                                                                    |
| c <channel_number>_rden_n_0</channel_number>                  | Input      | 1                   | Active low read enable input for the rdaddress port.                                                                                                                                                                                                                                                                                                                       |
| c <channel_number>_q_0</channel_number>                       | Output     | 72 or 64            | <ul> <li>72 for clear channel data, or</li> <li>64 when ECC is enabled, or</li> <li>72 when ECC Bypass is enabled, the<br/>MSB of output (q[71:64]) represents<br/>the parity bits.</li> </ul>                                                                                                                                                                             |
|                                                               | ECC        | Enabled             |                                                                                                                                                                                                                                                                                                                                                                            |
| <pre>c<channel_number>_error_detect_ 0</channel_number></pre> | Output     | 1                   | Asserts when an ECC error occurred on the read data retrieved from the eSRAM.                                                                                                                                                                                                                                                                                              |
| c <channel_number>_error_correct<br/>_0</channel_number>      | Output     | 1                   | Asserts when an ECC error is successfully corrected. The memory content is not updated with the corrected data.                                                                                                                                                                                                                                                            |
|                                                               | Dynamic EC | C Bypass Enabled    |                                                                                                                                                                                                                                                                                                                                                                            |
| <pre>c<channel_number>_eccencbypass_ 0</channel_number></pre> | Input      | 1                   | Dynamically bypass the ECC Encoder. When active, this port allows user to inject parity bits through 8-bits MSB from data port (c <channel_number>_data_0[71:64]). When inactive, parity bits will be generated using internal ECC Encoder. This port can only be used when c<channel_number>_ecc_byp_enable parameter is set to "TRUE".</channel_number></channel_number> |
| c <channel_number>_eccdecbypass_ 0</channel_number>           | Input      | 1                   | Dynamically bypass the ECC Decoder. 8-bits MSB from output port (c <channel_number>_q_0[73:64]) represents the parity bits. Parity bits are not checked and the c<channel_number>_error_detect_0 and c<channel_number>_error_correct_0 signals should not assert. This port</channel_number></channel_number></channel_number>                                             |



| Signal                                     | Direction | Width        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------------------------------|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            |           |              | can only be used when c <channel_number>_ecc_byp_enabl e parameter is set to "TRUE".</channel_number>                                                                                                                                                                                                                                                                                                                                                  |
|                                            | Additio   | onal Options |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| c <channel_number>_sd_n_0</channel_number> | Input     | 1            | Active low signal that dynamically shuts down channels. This signal shuts down power to periphery (active low) and memory core of the banks within the channel, with no memory data retention. In addition to the channels that are statically shut down when choosing the number of channels to use in an eSRAM system, you can also dynamically shut down channels at run time.  Note: Memory contents are not retained when a channel is shut down. |
| iopll_lock2core                            | Output    | 1            | eSRAM IOPLL lock status.  • High—Locked  • Low—Unlocked or lock loss.                                                                                                                                                                                                                                                                                                                                                                                  |

# 4.2.4. eSRAM Intel FPGA IP Simulation Walk Through

The IOPLL is included in the eSRAM Intel FPGA IP core to drive its clock domains for operation. The testbench should wait for the IOPLL to be locked before starting any simulation to ensure the clock entering the eSRAM is always stable. During the waiting period for the IOPLL to lock, the eSRAM will not function properly due to unstable clock frequency. In hardware, the testbench does not need to check the IOPLL lock signal because the IOPLL lock signal is asserted at the configuration stage, which is handled by firmware. The wait for the IOPLL lock is only needed to perform in software simulation.

You can check the LOCK signal from the output port iopll\_lock2core in the eSRAM IP design. Simulation can only start after the iopll\_lock2core signal goes from LOW to HIGH.

Note:

Before starting the simulation, you must provide sufficient delay (for example, 10 us) for the clock to be stable enough after the eSRAM's IOPLL is locked (iopll\_lock2core signal goes from LOW to HIGH).

### 4.2.5. eSRAM Timing Diagrams

The timing diagrams show the signal behavior of the eSRAM in normal and low power modes.





Figure 29. eSRAM Timing Diagram in Normal Mode



Figure 30. eSRAM Timing Diagram in Low-Power Mode



## 4.3. FIFO Intel FPGA IP

Intel provides FIFO Intel FPGA IP core through the parameterizable single-clock FIFO (SCFIFO) and dual-clock FIFO (DCFIFO) functions.

The FIFO functions are mostly applied in data buffering applications that comply with the first-in-first-out data flow in synchronous or asynchronous clock domains.

The specific names of the FIFO functions are as follows:

- SCFIFO: single-clock FIFO
- DCFIFO: dual-clock FIFO (supports same port widths for input and output data)
- DCFIFO\_MIXED\_WIDTHS: dual-clock FIFO (supports different port widths for input and output data)

Note: The term "DCFIFO" refers to both the DCFIFO and DCFIFO\_MIXED\_WIDTHS IP cores, unless specified.

# **Related Information**

FIFO Intel FPGA IP Core User Guide





# 4.3.1. Configuration Methods

### **Table 32.** Configuration Methods

You can configure and build the FIFO Intel FPGA IP core with methods shown in the following table.

| Method                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Using the FIFO parameter editor.                    | Intel recommends using this method to build your FIFO Intel FPGA IP core. It is an efficient way to configure and build the FIFO Intel FPGA IP core. The FIFO parameter editor provides options that you can easily use to configure the FIFO Intel FPGA IP core.  You can access the FIFO Intel FPGA IP core parameter editor in <b>Basic Functions</b> ➤ <b>On Chip Memory</b> ➤ <b>FIFO</b> of the IP catalog. (16) |
| Manually instantiating the FIFO Intel FPGA IP core. | Use this method only if you are an expert user. This method requires that you know the detailed specifications of the IP core. You must ensure that the input and output ports used, and the parameter values assigned are valid for the FIFO Intel FPGA IP core you instantiate for your target device.                                                                                                               |

### 4.3.2. Specifications

### 4.3.2.1. Verilog HDL Prototype

You can locate the Verilog HDL prototype in the Verilog Design File (.v) altera\_mf.v in the <Intel Quartus Prime installation directory>\eda\sim\_lib directory.

### 4.3.2.2. VHDL Component Declaration

The VHDL component declaration is located in the <Intel Quartus Prime installation directory>\libraries\vhdl\altera\_mf \altera\_mf\_components.vhd

# 4.3.2.3. VHDL LIBRARY-USE Declaration

The VHDL LIBRARY-USE declaration is not required if you use the VHDL Component Declaration.

LIBRARY altera\_mf;

USE altera\_mf.altera\_mf\_components.all;

## 4.3.2.4. FIFO Signals

This section provides diagrams of the SCFIFO and DCFIFO blocks of the FIFO Intel FPGA IP core to help in visualizing their input and output ports. This section also describes each port in detail to help in understanding their usages, functionality, or any restrictions. For better illustrations, some descriptions might refer you to a specific section in this user guide.

<sup>(16)</sup> Do not use dcfifo or scfifo as the entity name for your FIFO Platform Designer system.





Figure 31. SCFIFO and DCFIFO Input and Output Signals



For the SCFIFO block, the read and write signals are synchronized to the same clock; for the DCFIFO block, the read and write signals are synchronized to the rdclk and wrclk clocks respectively. The prefixes wr and rd represent the signals that are synchronized by the wrclk and rdclk clocks respectively.

### **Table 33.** Input and Output Ports Description

This table lists the signals of the FIFO Intel FPGA IP core. The term "series" refers to all the device families of a particular device.

| clock (17)  Input  Yes  Positive-edge-triggered clock.  Use to synchronize the following ports:  data  wrreq  wrfull  wrempty  wrusedw   Input  Yes  Positive-edge-triggered clock.  Use to synchronize the following ports:  rdclk (18)  Input  Yes  Positive-edge-triggered clock.  Use to synchronize the following ports:  q  rdreq  rdreq  rdfull  rdempty  rdusedw | Port       | Туре  | Required                                                                          | Description                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Use to synchronize the following ports:  • data • wrreq • wrfull • wrempty • wrusedw  rdclk (18)  Input  Yes  Positive-edge-triggered clock. Use to synchronize the following ports: • q • rdreq • rdfull • rdempty                                                                                                                                                      | clock (17) | Input | Yes                                                                               | Positive-edge-triggered clock.                                  |
| Use to synchronize the following ports:  • q  • rdreq  • rdfull  • rdempty                                                                                                                                                                                                                                                                                               | wrclk (18) | Input | Use to synchronize the following ports:     data     wrreq     wrfull     wrempty |                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                          | rdclk (18) | Input | Yes                                                                               | Use to synchronize the following ports:  q rdreq rdfull rdempty |

<sup>(18)</sup> Applicable for both of the DCFIFO functions.



<sup>(17)</sup> Only applicable for the SCFIFO function.



| Port                                    | Туре   | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| data <sup>(19)</sup>                    | Input  | Yes      | Holds the data to be written in the FIFO Intel FPGA IP core when the wrreq signal is asserted. If you manually instantiate the FIFO Intel FPGA IP core, ensure the port width is equal to the lpm_width parameter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| wrreq (19)                              | Input  | Yes      | Assert this signal to request for a write operation.  Ensure that the following conditions are met:  Do not assert the wrreq signal when the full (for SCFIFO) or wrfull (for DCFIFO) port is high. Enable the overflow protection circuitry or set the overflow_checking parameter to ON so that the FIFO Intel FPGA IP core can automatically disable the wrreq signal when it is full.  The wrreq signal must meet the functional timing requirement based on the full or wrfull signal.  Do not assert the wrreq signal during the deassertion of the aclr signal. Violating this requirement creates a race condition between the falling edge of the aclr signal and the rising edge of the write clock if the wrreq port is set to high. For both the DCFIFO functions that target Stratix series, you have the option to automatically add a circuit to synchronize the aclr signal with the wrclk clock, or set the write_aclr_synch parameter to ON. Use this option to ensure that the restriction is obeyed. |
| rdreq (19)                              | Input  | Yes      | Assert this signal to request for a read operation. The rdreq signal acts differently in normal mode and show-ahead mode.  Ensure that the following conditions are met:  Do not assert the rdreq signal when the empty (for SCFIFO) or rdempty (for DCFIFO) port is high. Enable the underflow protection circuitry or set the underflow_checking parameter to <b>ON</b> so that the FIFO Intel FPGA IP core can automatically disable the rdreq signal when it is empty.  The rdreq signal must meet the functional timing requirement based on the empty or rdempty signal.                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| sclr (17)<br>aclr (19)                  | Input  | No       | Assert this signal to clear all the output status ports, but the effect on the ${\bf q}$ output may vary for different FIFO configurations. There are no minimum number of clock cycles for aclr signals that must remain active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| q (19)                                  | Output | Yes      | Shows the data read from the read request operation. For the SCFIFO function and DCFIFO function, the width of the $q$ port must be equal to the width of the data port. If you manually instantiate the FIFO functions, ensure that the port width is equal to the $lpm\_width$ parameter. For the DCFIFO_MIXED_WIDTHS function, the width of the $q$ port can be different from the width of the data port. If you manually instantiate the FIFO function, ensure that the width of the $q$ port is equal to the $lpm\_width\_r$ parameter. The FIFO function supports a wide write port with a narrow read port, and vice versa. However, the width ratio is restricted by the type of RAM block, and in general, are in the power of 2.                                                                                                                                                                                                                                                                              |
| full (17)<br>wrfull (18)<br>rdfull (18) | Output | No       | When asserted, the FIFO Intel FPGA IP core is considered full. Do not perform write request operation when the FIFO Intel FPGA IP core is full.  In general, the rdfull signal is a delayed version of the wrfull signal. The rdfull signal functions as a combinational output instead of a derived version of the wrfull signal. Therefore, you                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

<sup>(19)</sup> Applicable for the SCFIFO, DCFIFO, and DCFIFO\_MIXED\_WIDTH functions.





| Port                                       | Туре   | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------|--------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            |        |          | must always refer to the wrfull port to ensure whether or not a valid write request operation can be performed, regardless of the target device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| empty (17) wrempty (18) rdempty (18)       | Output | No       | When asserted, the FIFO Intel FPGA IP core is considered empty. Do not perform read request operation when the FIFO Intel FPGA IP core is empty.  In general, the wrempty signal is a delayed version of the rdempty signal. The wrempty signal functions as a combinational output instead of a derived version of the rdempty signal. Therefore, you must always refer to the rdempty port to ensure whether or not a valid read request operation can be performed, regardless of the target device.                                                                                                                                                                                                                                                                                                                                                                           |
| almost_full (17)                           | Output | No       | Asserted when the usedw signal is greater than or equal to the almost_full_value parameter. It is used as an early indication of the full signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| almost_empty (17)                          | Output | No       | Asserted when the usedw signal is less than the almost_empty_value parameter. It is used as an early indication of the empty signal. (20)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| usedw (17)<br>wrusedw (18)<br>rdusedw (18) | Output | No       | Show the number of words stored in the FIFO.  Ensure that the port width is equal to the lpm_widthu parameter if you manually instantiate the SCFIFO function or the DCFIFO function. For the DCFIFO_MIXED_WIDTH function, the width of the wrusedw and rdusedw ports must be equal to the LPM_WIDTHU and lpm_widthu_r parameters respectively.  The FIFO Intel FPGA IP core shows full even before the number of words stored reaches its maximum value. Therefore, you must always refer to the full or wrfull port for valid write request operation, and the empty or rdempty port for valid read request operation regardless of the target device.  Note: Stored data may not be available for reading. Refer to FIFO Output Status Flag and Latency on page 77 for "wrreq to empty" and "rdreq to empty" latency to ensure that the data is ready before reading the FIFO. |
| eccstatus (21)                             | Output | No       | <ul> <li>A 2-bit wide error correction status port. Indicate whether the data that is read from the memory has an error in single-bit with correction, fatal error with no correction, or no error bit occurs.</li> <li>00: No error</li> <li>01: Illegal</li> <li>10: A correctable error occurred and the error has been corrected at the outputs; however, the memory array has not been updated.</li> <li>11:An uncorrectable error occurred and uncorrectable data appears at the output.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                         |

<sup>(21)</sup> Not applicable for the DCFIFO\_MIXED\_WIDTHS function.



<sup>(20)</sup> Under certain condition, the SCFIFO asserts the empty signal without ever asserting the almost\_empty signal. Refer to SCFIFO ALMOST\_EMPTY Functional Timing on page 76 for more details.



The DCFIFO functionrdempty output may momentarily glitch when the aclr input is asserted. To prevent an external register from capturing this glitch incorrectly, ensure that one of the following is true:

- The external register must use the same reset which is connected to the aclr input of the DCFIFO function, or
- The reset connected to the aclr input of the DCFIFO function must be asserted synchronous to the clock which drives the external register.

The output latency information of the FIFO Intel FPGA IP core is important, especially for the  ${\bf q}$  output port, because there is no output flag to indicate when the output is valid to be sampled.

### 4.3.2.5. FIFO Parameter Settings

#### **Table 34. FIFO Parameters**

| Parameter         | Туре    | Required | Description                                                                                                                                                                                                                   |
|-------------------|---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lpm_width         | Integer | Yes      | Specifies the width of the data and ${\tt q}$ ports for the SCFIFO function and DCFIFO function. For the DCFIFO_MIXED_WIDTHS function, this parameter specifies only the width of the data port.                              |
| lpm_width_r (22)  | Integer | Yes      | Specifies the width of the q port for the DCFIFO_MIXED_WIDTHS function.                                                                                                                                                       |
| lpm_widthu        | Integer | Yes      | Specifies the width of the usedw port for the SCFIFO function, or the width of the rdusedw and wrusedw ports for the DCFIFO function. For the DCFIFO_MIXED_WIDTHS function, it only represents the width of the wrusedw port. |
| lpm_widthu_r (22) | Integer | Yes      | Specifies the width of the rdusedw port for the DCFIFO_MIXED_WIDTHS function.                                                                                                                                                 |
| lpm_numwords      | Integer | Yes      | Specifies the depths of the FIFO you require. The value must be at least <b>4</b> .  The value assigned must comply to the following equation: 2^LPM_WIDTHU                                                                   |
| lpm_showahead     | String  | Yes      | Specifies whether the FIFO is in normal mode (OFF) or show-ahead mode (ON). For more details, refer to SCFIFO and DCFIFO Look-Ahead Mode section.  If you set the parameter to <b>ON</b> , you may reduce performance.        |
| lpm_type          | String  | No       | Identifies the library of parameterized modules (LPM) entity name. The values are <b>SCFIFO</b> and <b>DCFIFO</b> .                                                                                                           |



<sup>(22)</sup> Only applicable for the DCFIFO\_MIXED\_WIDTHS function.



| Parameter                                      | Туре    | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------------------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| lpm_hint                                       | String  | No       | This is a legacy parameter that is used to set the following:  1. Maximum depth. You can set the maximum depth desired with "MAXIMUM_DEPTH= <depth>". Allow the Intel Quartus Prime software to automatically choose the maximum depth of the RAM used in SCFIFO by ignoring this parameter.  2. RAM block type. You can select the RAM block type with "RAM_BLOCK_TYPE=<m20k auto="" mlab=""  ="">". The default value is AUTO.  3. Disable Embedded Timing Constraint. This is a compulsory parameter to be set for DCFIFO, which disables the legacy set_false_path that resides in FIFO Intel FPGA IP. Add "DISABLE_EMBEDDED_TIMING_CONSTRAINT=TRUE" to lpm_hint for proper timing analysis on the synchronizer path within DCFIFO IP.  Options should be concatenated with a comma in between and enclosed with double quotations. For example: lpm_hint = "MAXIMUM_DEPTH=512,"</m20k></depth> |
| overflow_checking                              | String  | No       | RAM_BLOCK_TYPE=M20K"  Specifies whether or not to enable the protection circuitry for overflow checking that disables the wrreq port when the FIFO Intel FPGA IP core is full. The values are <b>ON</b> or <b>OFF</b> . If omitted, the default is <b>ON</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| underflow_checking                             | String  | No       | Specifies whether or not to enable the protection circuitry for underflow checking that disables the rdreq port when the FIFO Intel FPGA IP core is empty. The values are <b>ON</b> or <b>OFF</b> . If omitted, the default is <b>ON</b> .  Note that reading from an empty SCFIFO gives unpredictable results.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| enable_ecc (23)                                | String  | No       | Specifies whether to enable the error checking and correcting (ECC) feature that corrects single bit errors, double adjacent bit errors, and detects triple adjacent bit errors at the output of the memory. This option is only available using M20K memory block type.  The ECC is disabled by default.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| delay_wrusedw (24)                             | String  | No       | Specify the number of register stages that you want to internally add to the rdusedw or wrusedw port using the respective parameter.  The default value of 1 adds a single register stage to the output to improve its performance. Increasing the value of the parameter does not increase the maximum system speed. It only adds additional latency to the respective output port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| add_usedw_msb_bit (24)                         | String  | No       | Increases the width of the rdusedw and wrusedw ports by one bit. By increasing the width, it prevents the FIFO Intel FPGA IP core from rolling over to zero when it is full. The values are ON or OFF. If omitted, the default value is OFF.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| rdsync_delaypipe (24)<br>wrsync_delaypipe (24) | Integer | No       | Specify the number of synchronization stages in the cross clock domain. The value of the rdsync_delaypipe parameter relates the synchronization stages from the continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

<sup>(23)</sup> Not applicable for the DCFIFO\_MIXED\_WIDTHS function.

<sup>(24)</sup> Only applicable for the DCFIFO function.





| Parameter                    | Туре   | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              |        |          | write control logic to the read control logic; the wrsync_delaypipe parameter relates the synchronization stages from the read control logic to the write control logic. Use these parameters to set the number of synchronization stages if the clocks are not synchronized, and set the clocks_are_synchronized parameter to FALSE.  The actual synchronization stage implemented relates variously to the parameter value assigned, depends on the target device.  The values of these parameters are internally reduced by two. Thus, the default value of 3 for these parameters corresponds to a single synchronization stage; a value of 4 results in two synchronization stages, and so on. Choose at least 4 (two synchronization stages) for metastability protection. |
| use_eab                      | String | No       | Specifies whether or not the FIFO Intel FPGA IP core is constructed using the RAM blocks. The values are <b>ON</b> or <b>OFF</b> .  Setting this parameter value to <b>OFF</b> yields the FIFO Intel FPGA IP core implemented in ALMs regardless of the type of the TriMatrix memory block type assigned to the ram_block_type parameter.  This parameter is enabled by default. FIFO will be implemented using RAM blocks specified in ram_block_type.                                                                                                                                                                                                                                                                                                                          |
| write_aclr_synch (24)        | String | No       | Specifies whether or not to add a circuit that causes the aclr port to be internally synchronized by the wrclk clock. Adding the circuit prevents the race condition between the wrreq and aclr ports that could corrupt the FIFO Intel FPGA IP core.  The values are <b>ON</b> or <b>OFF</b> . If omitted, the default value is <b>OFF</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| read_aclr_synch (24)         | String | No       | Specifies whether or not to add a circuit that causes the aclr port to be internally synchronized by the rdclk clock. Adding the circuit prevents the race condition between the rdreq and aclr ports that could corrupt the FIFO Intel FPGA IP core.  The values are <b>ON</b> or <b>OFF</b> . If omitted, the default value is <b>OFF</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| clocks_are_synchronized (24) | String | No       | Specifies whether or not the write and read clocks are synchronized which in turn determines the number of internal synchronization stages added for stable operation of the FIFO. The values are <b>TRUE</b> and <b>FALSE</b> . If omitted, the default value is <b>FALSE</b> . You must only set the parameter to <b>TRUE</b> if the write clock and the read clock are always synchronized and they are multiples of each other. Otherwise, set this to <b>FALSE</b> to avoid metastability problems.  If the clocks are not synchronized, set the parameter to <b>FALSE</b> , and use the rdsync_delaypipe and wrsync_delaypipe parameters to determine the number of synchronization stages required.                                                                       |
| ram_block_type               | String | No       | Specifies the target device's Trimatrix Memory Block to be used. To get the proper implementation based on the RAM configuration that you set, allow the Intel Quartus Prime software to automatically choose the memory type by ignoring this parameter and set the use_eab parameter to <b>ON</b> . This gives the compiler the flexibility to place the continued                                                                                                                                                                                                                                                                                                                                                                                                             |





| Parameter                    | Туре    | Required | Description                                                                                                                                                                                                                                                          |
|------------------------------|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              |         |          | memory function in any available memory resource based on the FIFO depth required. Types of RAM block type available; Auto (default), MLAB, M20K and M144K.                                                                                                          |
| add_ram_output_register      | String  | No       | Specifies whether to register the ${\bf q}$ output. The values are ${\bf ON}$ and ${\bf OFF}$ . If omitted, the default value is ${\bf OFF}$ .                                                                                                                       |
| almost_full_value (25)       | Integer | No       | Sets the threshold value for the almost_full port. When the number of words stored in the FIFO Intel FPGA IP core is greater than or equal to this value, the almost_full port is asserted.                                                                          |
| almost_empty_value (25)      | Integer | No       | Sets the threshold value for the almost_empty port. When the number of words stored in the FIFO Intel FPGA IP core is less than this value, the almost_empty port is asserted.                                                                                       |
| allow_wrcycle_when_full (25) | String  | No       | Allows you to combine read and write cycles to an already full SCFIFO, so that it remains full. The values are <b>ON</b> and <b>OFF</b> . If omitted, the default is <b>OFF</b> . Use only this parameter when the OVERFLOW_CHECKING parameter is set to <b>ON</b> . |
| intended_device_family       | String  | No       | Specifies the intended device that matches the device set in your Intel Quartus Prime project. Use only this parameter for functional simulation.                                                                                                                    |

## 4.3.3. FIFO Functional Timing Requirements

The wrreq signal is ignored (when FIFO is full) if you enable the overflow protection circuitry in the FIFO Intel FPGA IP parameter editor, or set the OVERFLOW\_CHECKING parameter to ON. The rdreq signal is ignored (when FIFO is empty) if you enable the underflow protection circuitry in the FIFO Intel FPGA IP core interface, or set the UNDERFLOW\_CHECKING parameter to ON.

If the protection circuitry is not enabled, you must meet the following functional timing requirements:

**Table 35.** Functional Timing Requirements

| DCFIFO                                                                                                                                                                                           | SCFIFO                                                                               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| Deassert the wrreq signal in the same clock cycle when the wrfull signal is asserted.                                                                                                            | Deassert the wrreq signal in the same clock cycle when the full signal is asserted.  |
| Deassert the rdreq signal in the same clock cycle when the rdempty signal is asserted. You must observe these requirements regardless of expected behavior based on wrclk and rdclk frequencies. | Deassert the rdreq signal in the same clock cycle when the empty signal is asserted. |

<sup>(25)</sup> Only applicable for the SCFIFO function.





Figure 32. Functional Timing for the wrreq Signal and the wrfull Signal

This figure shows the behavior for the wrreq and the wrfull signals.



Figure 33. Functional Timing for the rdreq Signal and the rdempty Signal

This shows the behavior for the rdreg the rdempty signals.



The required functional timing for the DCFIFO as described previously is also applied to the SCFIFO. The difference between the two modes is that for the SCFIFO, the wrreq signal must meet the functional timing requirement based on the full signal and the rdreg signal must meet the functional timing requirement based on the empty signal.

## 4.3.4. SCFIFO ALMOST\_EMPTY Functional Timing

In SCFIFO, the almost\_empty is asserted only when the usedw is less than the almost\_empty\_value that you set. The almost\_empty signal does not consider the data readiness at the output. When the almost empty value is set too low, it is possible to observe that SCFIFO asserts the empty signal without asserting the almost\_emtpy signal.

Figure 34. Example of empty Signal Assertion without Asserting almost\_empty Signal



In this example, the almost\_empty\_value is 1 which means the almost\_empty will assert when usedw is 0. There are three words in the FIFO before the read request is received. After the first read, the wrreq asserts and the rdreq signal remains high.



The usedw remains at 2. In the next cycle, the wrreq de-asserts but there is another rdreq going on. The usedw decrease to 1 and the almost\_emtpy signal remains low. However, the write data has not been written into the FIFO due to the write latency. The empty signal asserts to indicate the FIFO is empty.

## 4.3.5. FIFO Output Status Flag and Latency

The main concern in most FIFO design is the output latency of the read and write status signals.

#### Table 36. Output Latency of the Status Flags for SCFIFO

This table shows the output latency of the write signal (wreq) and read signal (rdreq) for the SCFIFO according to the different output modes and optimization options.

| Output Mode                      | Optimization Option (26) | Output Latency (in number of clock cycles) |
|----------------------------------|--------------------------|--------------------------------------------|
| Normal <sup>(27)</sup>           | Speed                    | wrreq/rdreq to full: 1                     |
|                                  |                          | wrreq to empty: 2                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | rdreq to q[]: 1                            |
|                                  | Area                     | wrreq/rdreq to full: 1                     |
|                                  |                          | wrreq / rdreq to empty: 1                  |
|                                  |                          | wrreq / rdreq to usedw[]:1                 |
|                                  |                          | rdreq to q[]: 1                            |
| Show-ahead <sup>(27)</sup> Speed |                          | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq to empty: 3                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | wrreq to q[]: 3                            |
|                                  |                          | rdreq to q[]: 1                            |
|                                  | Area                     | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq to empty: 2                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | wrreq to q[]: 2                            |
|                                  |                          | rdreq to q[]: 1                            |

<sup>(26)</sup> Speed optimization is equivalent to setting the ADD\_RAM\_OUTPUT\_REGISTER parameter to ON. Setting the parameter to OFF is equivalent to area optimization.

Normal output mode is equivalent to setting the LPM\_SHOWAHEAD parameter to OFF. For Show-ahead mode, the parameter is set to ON.





Table 37. ALM Implemented RAM Mode for SCFIFO and DCFIFO

| Output Mode                      | Optimization Option (28) | Output Latency (in number of clock cycles) |
|----------------------------------|--------------------------|--------------------------------------------|
| Normal <sup>(29)</sup> Speed     |                          | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq to empty: 1                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | rdreq to q[]: 1                            |
|                                  | Area                     | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq / rdreq to empty : 1                 |
|                                  |                          | wrreq / rdreq to usedw[]:1                 |
|                                  |                          | rdreq to q[]: 1                            |
| Show-ahead <sup>(29)</sup> Speed |                          | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq to empty: 1                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | wrreq to q[]: 1                            |
|                                  |                          | rdreq to q[]: 1                            |
|                                  | Area                     | wrreq / rdreq to full: 1                   |
|                                  |                          | wrreq to empty: 1                          |
|                                  |                          | rdreq to empty: 1                          |
|                                  |                          | wrreq / rdreq to usedw[]: 1                |
|                                  |                          | wrreq to q[]: 1                            |
|                                  |                          | rdreq to q[]: 1                            |

#### **Table 38.** Output Latency of the Status Flag for the DCFIFO

This table shows the output latency of the write signal (wrreq) and read signal (rdreq) for the DCFIFO.

| Output Latency (in number of clock cycles)               |           |  |
|----------------------------------------------------------|-----------|--|
| wrreq to wrfull: 1 wrclk                                 |           |  |
| wrreq to rdfull: 2 wrclk cycles + following n rdclk (30) |           |  |
| wrreq to wrempty: 1 wrclk                                |           |  |
| wrreq to rdempty: 2 wrclk (31) + following n rdclk (31)  |           |  |
| wrreq to wrusedw[]: 2 wrclk                              |           |  |
|                                                          | continued |  |

<sup>(28)</sup> Speed optimization is equivalent to setting the ADD\_RAM\_OUTPUT\_REGISTER parameter to ON. Setting the parameter to OFF is equivalent to area optimization.

 $<sup>^{(29)}</sup>$  Normal output mode is equivalent to setting the LPM\_SHOWAHEAD parameter to OFF. For Show-ahead mode, the parameter is set to ON.





| Output Latency (in number of clock cycles)               |  |  |
|----------------------------------------------------------|--|--|
| wrreq to rdusedw[]: 2 wrclk + following n + 1 rdclk (31) |  |  |
| wrreq to q[]: 1 wrclk + following 1 rdclk (31)           |  |  |
| rdreq to rdempty: 1 rdclk                                |  |  |
| rdreq to wrempty: 1 rdclk + following n wrclk (31)       |  |  |
| rdreq to rfull: 1 rdclk                                  |  |  |
| rdreq to wrfull: 1 rdclk + following n wrclk (31)        |  |  |
| rdreq to rdusedw[]: 2 rdclk                              |  |  |
| rdreq to wrusedw[]: 1 rdclk + following n + 1 wrclk (31) |  |  |
| rdreq to q[]: 1 rdclk                                    |  |  |

## 4.3.6. FIFO Metastability Protection and Related Options

The FIFO Intel FPGA IP parameter editor provides the total latency, clock synchronization, metastability protection, area, and  $f_{MAX}$  options as a group setting for the DCFIFO.

#### Table 39. DCFIFO Group Setting for Latency and Related Options

This table shows the available group setting.

| Group Setting                                                                  | Comment                                                                                                                                                      |
|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lowest latency but requires synchronized clocks                                | This option uses one synchronization stage with no metastability protection. It uses the smallest size and provides good $f_{\text{MAX}}$ .                  |
|                                                                                | Select this option if the read and write clocks are related clocks.                                                                                          |
| Minimal setting for unsynchronized clocks                                      | This option uses two synchronization stages with good metastability protection. It uses the medium size and provides good $f_{\text{MAX}}$ .                 |
| Best metastability protection, best $f_{\text{max}}$ and unsynchronized clocks | This option uses three or more synchronization stages with the best metastability protection. It uses the largest size but gives the best $f_{\text{MAX}}$ . |

The group setting for latency and related options is available through the FIFO Intel FPGA IP parameter editor. The setting mainly determines the number of synchronization stages, depending on the group setting you select. You can also set the number of synchronization stages you desire through the WRSYNC\_DELAYPIPE and RDSYNC\_DELAYPIPE parameters, but you must understand how the actual number of synchronization stages relates to the parameter values set in different target devices.

<sup>(31)</sup> This is applied only to Show-ahead output modes. Show-ahead output mode is equivalent to setting the LPM\_SHOWAHEAD parameter to ON.



<sup>(30)</sup> The number of n cycles for rdclk and wrclk is equivalent to the number of synchronization stages and are related to the WRSYNC\_DELAYPIPE and RDSYNC\_DELAYPIPE parameters. For more information about how the actual synchronization stage (n) is related to the parameters set for different target device, refer to FIFO Metastability Protection and Related Options on page 79.



The **number of synchronization stages** set is related to the value of the WRSYNC\_DELAYPIPE and RDSYNC\_DELAYPIPE pipeline parameters. For some cases, these pipeline parameters are internally scaled down by two to reflect the actual synchronization stage.

The following equation shows the relationship between the actual synchronization stage and the pipeline parameters:

Actual synchronization stage = value of pipeline parameter - 2

Note:

The values assigned to WRSYNC\_DELAYPIPE and RDSYNC\_DELAYPIPE parameters are internally reduced by 2 to represent the actual synchronization stage implemented. Thus, the default value 3 for these parameters corresponds to a single synchronization pipe stage; a value of 4 results in 2 synchronization stages, and so on. Choose 4 (2 synchronization stages) for metastability protection.

The Timing Analyzer includes the capability to estimate the robustness of asynchronous transfers in your design, and to generate a report that details the mean time between failures (MTBF) for all detected synchronization register chains. This report includes the MTBF analysis on the synchronization pipeline you applied between the asynchronous clock domains in your DCFIFO. You can then decide the number of synchronization stages to use in order to meet the range of the MTBF specification you require.

## 4.3.7. FIFO Synchronous Clear and Asynchronous Clear Effect

The FIFO Intel FPGA IP core supports the synchronous clear (sclr) and asynchronous clear (aclr) signals, depending on the FIFO modes. The effects of these signals are varied for different FIFO configurations. The SCFIFO supports both synchronous and asynchronous clear signals while the DCFIFO support asynchronous clear signal and asynchronous clear signal that synchronized with the write and read clocks.

Note:

For Intel Stratix 10 devices, you must assert either aclr or sclr upon power-up to quarantee correct functionality.

Table 40. Synchronous Clear and Asynchronous Clear in the SCFIFO

| Mode                    | Synchronous Clear (scir) (32)               | Asynchronous Clear (aclr) |  |
|-------------------------|---------------------------------------------|---------------------------|--|
| Effects on status ports | Deasserts the full and almost_full signals. |                           |  |
|                         | Asserts the empty and almost_empty signals. |                           |  |
|                         | Resets the usedw flag.                      |                           |  |
|                         |                                             | continued                 |  |

 $<sup>^{(32)}</sup>$  The read and write pointers reset to zero upon assertion of either the sclr or aclr signal.





| Mode                                                | Synchronous Clear (sclr) (32)                                                                                                                                                                                                                                                                                                                  | Asynchronous Clear (aclr)                                                                                                                                                                           |
|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Commencement of effects upon assertion              | At the rising edge of the clock.                                                                                                                                                                                                                                                                                                               | Immediate (except for the q output)                                                                                                                                                                 |
| Effects on the q output for normal output modes     | The read pointer is reset and points to the first data location. If the ${\bf q}$ output is not registered, the output shows the first data word of the SCFIFO; otherwise, the ${\bf q}$ output remains at its previous value.                                                                                                                 | The q output remains at its previous value.                                                                                                                                                         |
| Effects on the q output for show-ahead output modes | The read pointer is reset and points to the first data location. If the ${\bf q}$ output is not registered, the output remains at its previous value for only one clock cycle and shows the first data word of the SCFIFO at the next rising clock edge. $\ensuremath{^{(33)}}$ Otherwise, the ${\bf q}$ output remains at its previous value. | If the ${\bf q}$ output is not registered, the output shows the first data word of the SCFIFO starting at the first rising clock edge.  Otherwise, the ${\bf q}$ output remains its previous value. |

#### Table 41. Asynchronous Clear in DCFIFO

| Mode                    | Asynchronous Clear<br>(aclr) | aclr (synchronize with write clock) (34) (35)                                                                                                                            | aclr (synchronize with read clock) (36) (36)                                                                                                                            |  |
|-------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Effects on status ports | Deasserts the wrfull signal. | The wrfull signal is asserted while the write domain is clearing which nominally takes three cycles of the write clock after the asynchronous release of the aclr input. | The rdempty signal is asserted while the read domain is clearing which nominally takes three cycles of the read clock after the asynchronous release of the aclr input. |  |
|                         | Deasserts the rdfull signal. |                                                                                                                                                                          |                                                                                                                                                                         |  |
| continued               |                              |                                                                                                                                                                          |                                                                                                                                                                         |  |

- $^{(32)}$  The read and write pointers reset to zero upon assertion of either the sclr or aclr signal.
- $^{(33)}$  The first data word shown after the reset is not a valid Show-ahead data. It reflects the data where the read pointer is pointing to because the q output is not registered. To obtain a valid Show-ahead data, perform a valid write after the reset.
- (34) The wrreq signal must be low when the DCFIFO comes out of reset (the instant when the aclr signal is deasserted) at the rising edge of the write clock to avoid a race condition between write and reset. If this condition cannot be guaranteed in your design, the aclr signal needs to be synchronized with the write clock. This can be done by setting the **Add circuit to synchronize 'aclr' input with 'wrclk'** option from the FIFO parameter editor, or setting the WRITE\_ACLR\_SYNCH parameter to ON.
- (35) Even though the aclr signal is synchronized with the write clock, asserting the aclr signal still affects all the status flags asynchronously.
- (36) The rdreq signal must be low when the DCFIFO comes out of reset (the instant when the aclr signal is deasserted) at the rising edge of the read clock to avoid a race condition between read and reset. If this condition cannot be guaranteed in your design, the aclr signal needs to be synchronized with the read clock. This can be done by setting the **Add circuit to synchronize 'aclr' input with 'rdclk'** option from the FIFO parameter editor, or setting the READ\_ACLR\_SYNCH parameter to ON.
- (37) Even though the aclr signal is synchronized with the read clock, asserting the aclr signal affects all the status flags asynchronously.





| Mode                                                 | Asynchronous Clear (aclr)                                                                       | aclr (synchronize with write clock) (34) (35) | aclr (synchronize with read clock) (36) (36) |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------|
|                                                      | Asserts the wrempty and rdempty signals.                                                        |                                               |                                              |
|                                                      | Resets the wrusedw and rdusedw flags.                                                           |                                               |                                              |
| Commencement of effects upon assertion               | Immediate.                                                                                      |                                               |                                              |
| Effects on the q output for normal output modes (38) | The output remains unchanged if it is not registered. If the port is registered, it is cleared. |                                               |                                              |
| Effects on the q output for show-ahead output modes  | The output shows 'X' if it is not registered. If the port is registered, it is cleared.         |                                               |                                              |

# 4.3.7.1. Recovery and Removal Timing Violation Warnings when Compiling a DCFIFO

During compilation of a design that contains a DCFIFO, the Intel Quartus Prime software may issue recovery and removal timing violation warnings.

You may safely ignore warnings that represent transfers from aclr to the read side clock domain. To ensure that the design meets timing, enable the ACLR synchronizer for both read and write domains.

To enable the ACLR synchronizer for both read and write domains, on the **DCFIFO 2** tab of the FIFO Intel FPGA IP core, turn on **Asynchronous clear**, **Add circuit to synchronize 'aclr' input with 'wrclk'**, and **Add circuit to synchronize 'aclr' input with 'rdclk'**.

Note:

For correct timing analysis, Intel recommends enabling the **Removal and Recovery Analysis** option in the Timing Analyzer tool when you use the aclr signal. The analysis is turned on by default in the Timing Analyzer tool.

 $<sup>^{(38)}</sup>$  For Stratix series, the DCFIFO only supports registered  ${\bf q}$  output in Normal mode, and unregistered  ${\bf q}$  output in Show-ahead mode.



<sup>(34)</sup> The wrreq signal must be low when the DCFIFO comes out of reset (the instant when the aclr signal is deasserted) at the rising edge of the write clock to avoid a race condition between write and reset. If this condition cannot be guaranteed in your design, the aclr signal needs to be synchronized with the write clock. This can be done by setting the **Add circuit to synchronize 'aclr' input with 'wrclk'** option from the FIFO parameter editor, or setting the WRITE\_ACLR\_SYNCH parameter to ON.

<sup>(35)</sup> Even though the aclr signal is synchronized with the write clock, asserting the aclr signal still affects all the status flags asynchronously.

<sup>(36)</sup> The rdreq signal must be low when the DCFIFO comes out of reset (the instant when the aclr signal is deasserted) at the rising edge of the read clock to avoid a race condition between read and reset. If this condition cannot be guaranteed in your design, the aclr signal needs to be synchronized with the read clock. This can be done by setting the **Add circuit to synchronize 'aclr' input with 'rdclk'** option from the FIFO parameter editor, or setting the READ\_ACLR\_SYNCH parameter to ON.

<sup>(37)</sup> Even though the aclr signal is synchronized with the read clock, asserting the aclr signal affects all the status flags asynchronously.



When the **Add circuit to synchronize 'aclr' input with 'wrclk'** and **Add circuit to synchronize 'aclr' input with 'rdclk'** options are enabled, you can apply the following false path assignment on the reset path:

- set\_false\_path -to \*dcfifo:dcfifo\_component|
  dcfifo\_\*:auto\_generated|dffpipe\_\*:wraclr|dffe\*a[0]
- set\_false\_path -to \*dcfifo:dcfifo\_component| dcfifo\_\*:auto\_generated|dffpipe\_\*:rdaclr|dffe\*a[0]

#### 4.3.8. SCFIFO and DCFIFO Show-Ahead Mode

You can set the read request/rdreq signal read access behavior by selecting normal or show-ahead mode.

For normal mode, the FIFO Intel FPGA IP core treats the rdreq port as a normal read request that only performs read operation when the port is asserted.

For show-ahead mode, the FIFO Intel FPGA IP core treats the rdreq port as a read-acknowledge that automatically outputs the first word of valid data in the FIFO Intel FPGA IP core (when the empty is low) without asserting the rdreq signal. Asserting the rdreq signal causes the FIFO Intel FPGA IP core to output the next data word, if available.

#### Figure 35. Normal Mode Waveform

Data appears after the rdreq asserted.



#### Figure 36. Show-Ahead Mode Waveform

Data appears before the rdreq asserted.



#### 4.3.9. Different Input and Output Width

The DCFIFO\_MIXED\_WIDTHS function supports different write input data and read output data widths if the width ratio is valid. The FIFO parameter editor prompts an error message if the combinations of the input and the output data widths produce an invalid ratio. The supported width ratio in a power of 2 and depends on the RAM.





The IP core supports a wide write port with a narrow read port, and vice versa. The current supported mixed width ratios for Intel Stratix 10 devices are listed in the following table:

**Table 42.** Device Family Support for Width Ratios

| Device Family    | Valid Width Ratio      |
|------------------|------------------------|
| Intel Stratix 10 | 1, 2, 4, 8, 16, and 32 |

Figure 37. Writing 16-bit Words and Reading 8-bit Words



In this example, the read port is operating at twice the frequency of the write port. Writing two 16-bit words to the FIFO buffer increases the wrusedw flag to two and the rusedw flag to four. Four 8-bit read operations empty the FIFO buffer. The read begins with the least-significant 8 bits from the 16-bit word written followed by the most-significant 8 bits.

Figure 38. Writing 8-Bit Words and Reading 16-Bit Words



In this example, the read port is operating at half the frequency of the write port. Writing four 8-bit words to the FIFO buffer increases the wrusedw flag to four and the rusedw flag to two. Two 16-bit read operations empty the FIFO. The first and second 8-bit word written are equivalent to the LSB and MSB of the 16-bit output words, respectively. The rdempty signal stays asserted until enough words are written on the narrow write port to fill an entire word on the wide read port.





## 4.3.10. DCFIFO Timing Constraint Setting

The FIFO parameter editor provides the timing constraint setting for the DCFIFO function.

Table 43. DCFIFO Timing Constraint Setting Parameter in Intel Quartus Prime Software

| Parameter                                                     | Description                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generate SDC File and disable embedded timing constraint (39) | Allows you to bypass embedded timing constraints that uses set_false_path in the synchronization registers. A user configurable SDC file is generated automatically when DCFIFO is instantiated from the IP Catalog. New timing constraints consist of set_net_delay, set_max_skew, set_min_delay and set_max_delay are used to constraint the design properly. |
|                                                               | Note: Intel recommends that you select this option for high frequency DCFIFO design to achieve timing closure. For more information, refer to User Configurable Timing Constraint on page 86.                                                                                                                                                                   |

#### 4.3.10.1. Embedded Timing Constraint

When using the Intel Quartus Prime Timing Analyzer with a design that contains a DCFIFO block apply the following false paths to avoid timing failures in the synchronization registers:

• For paths crossing from the write into the read domain, apply a false path assignment between the delayed wrptr q and rs dqwp registers:

```
set_false_path -from [get_registers
{*dcfifo*delayed_wrptr_g[*]}] -to [get_registers
{*dcfifo*rs_dgwp*}]
```

• For paths crossing from the read into the write domain, apply a false path assignment between the rdptr\_g and ws\_dgrp registers:

```
set_false_path -from [get_registers {*dcfifo*rdptr_g[*]}] -to
[get_registers {*dcfifo*ws_dgrp*}]
```

The false path assignments are automatically added through the HDL-embedded Synopsis design constraint (SDC) commands when you compile your design. The related message is shown under the Timing Analyzer report.

Note:

The constraints are internally applied but are not written to the Synopsis Design Constraint File (.sdc). To view the embedded-false path, type report\_sdc in the console pane of the Timing Analyzer GUI.

If you use the Intel Quartus Prime Timing Analyzer, the false paths are applied automatically for the DCFIFO.

Note:

If the DCFIFO is implemented in ALMs, you can ignore the cross-domain timing violations from the data path of the DFFE array (that makes up the memory block) to the  ${\bf q}$  output register. To ensure the  ${\bf q}$  output is valid, sample the output only after the rdempty signal is deasserted.

<sup>(39)</sup> You can disable the embedded timing constraint with QSF setting in prior Intel Quartus Prime versions and other devices. Please refer to KDB link on the QSF assignment setting.





#### 4.3.10.2. User Configurable Timing Constraint

DCFIFO contains multi-bit gray-coded asynchronous clock domain crossing (CDC) paths which derives the DCFIFO fill-level. In order for the logic to work correctly, the value of the multi-bit must always be sampled as 1-bit change at a given latching clock edge.

In the physical world, flip-flops do not have the same data and clock path insertion delays. It is important for you to ensure and check the 1-bit change property is properly set. You can confirm this using the Fitter and check using the Timing Analyzer.

Timing Analyzer will apply the following timing constraints for DCFIFO:

 Paths crossing from write into read domain are defined from the delayed wrptr q to rs dqwp registers.

```
set from_node_list [get_keepers $hier_path|dcfifo_component|
auto_generated|delayed_wrptr_g*]

set to_node_list [get_keepers $hier_path|dcfifo_component|
auto_generated|rs_dgwp|dffpipe*|dffe*]
```

 Paths crossing from read into write domain are defined from the rdptr\_g and ws\_dgrp registers.

```
set from_node_list [get_keepers $hier_path|dcfifo_component|
auto_generated|*rdptr_g*]

set to_node_list [get_keepers $hier_path|dcfifo_component|
auto_generated|ws_dgrp|dffpipe*|dffe*]
```

 For the above paths which cross between write and read domain, the following assignments apply:

```
set_max_skew -from $from_node_list -to $to_node_list
-get_skew_value_from_clock_period src_clock_period -
skew_value_multiplier 0.8

set_min_delay -from $from_node_list -to $to_node_list -100

set_max_delay -from $from_node_list -to $to_node_list 100

set_net_delay -from $from_node_list -to $to_node_list -max
-get_value_from_clock_period dst_clock_period -value_multiplier 0.8
```

The following set\_net\_delay on cross clock domain nets are for metastability:.

```
set from_node_mstable_list [get_keepers $hier_path|dcfifo_component|
auto_generated|ws_dgrp|dffpipe*|dffe*]
set to_node_mstable_list [get_keepers $hier_path|dcfifo_component|
auto_generated|ws_dgrp|dffpipe*|dffe*]

set from_node_mstable_list [get_keepers $hier_path|dcfifo_component|
auto_generated|rs_dgwp|dffpipe*|dffe*]
set to_node_mstable_list [get_keepers $hier_path|dcfifo_component|
auto_generated|rs_dgwp|dffpipe*|dffe*]

set_net_delay -from $from_node_list -to $to_node_list -max -
get_value_from_clock_period dst_clock_period -value_multiplier 0.8
```





Timing Analyzer will apply the following timing constraints for mix-width DCFIFO:

- Paths crossing from write into read domain are defined from the delayed\_wrptr\_g to rs\_dgwp registers.
  - set from\_node\_list [get\_keepers \$hier\_path|
    dcfifo\_mixed\_widths\_component|auto\_generated|delayed\_wrptr\_g\*]
  - set to\_node\_list [get\_keepers \$hier\_path|dcfifo\_mixed\_widths\_component|
    auto\_generated|rs\_dgwp|dffpipe\*|dffe\*]
- Paths crossing from read into write domain are defined from the rdptr\_g and ws\_dgrp registers.
  - set from\_node\_list [get\_keepers \$hier\_path|
    dcfifo\_mixed\_widths\_component|auto\_generated|\*rdptr\_g\*]
  - set to\_node\_list [get\_keepers \$hier\_path|dcfifo\_mixed\_widths\_component|
    auto\_generated|ws\_dgrp|dffpipe\*|dffe\*]
- For the above paths which cross between write and read domain, the following assignments apply:
  - set\_max\_skew -from \$from\_node\_list -to \$to\_node\_list get\_skew\_value\_from\_clock\_period src\_clock\_period skew\_value\_multiplier 0.8
  - set\_min\_delay -from \$from\_node\_list -to \$to\_node\_list -100
  - set\_max\_delay -from \$from\_node\_list -to \$to\_node\_list 100
  - \_ set\_net\_delay -from \$from\_node\_list -to \$to\_node\_list -max get\_value\_from\_clock\_period dst\_clock\_period -value\_multiplier 0.8
- The following set\_net\_delay on cross clock domain nets are for metastability:
  - set from\_node\_mstable\_list [get\_keepers \$hier\_path|
    dcfifo\_mixed\_widths\_component|auto\_generated|ws\_dgrp|dffpipe\*|dffe\*]
    set to\_node\_mstable\_list [get\_keepers \$hier\_path|
    dcfifo\_mixed\_widths\_component|auto\_generated|ws\_dgrp|dffpipe\*|dffe\*]
  - set from\_node\_mstable\_list [get\_keepers \$hier\_path| dcfifo\_mixed\_widths\_component|auto\_generated|rs\_dgwp|dffpipe\*|dffe\*] set to\_node\_mstable\_list [get\_keepers \$hier\_path| dcfifo\_mixed\_widths\_component|auto\_generated|rs\_dgwp|dffpipe\*|dffe\*]
  - set\_net\_delay -from \$from\_node\_list -to \$to\_node\_list -max get\_value\_from\_clock\_period dst\_clock\_period -value\_multiplier 0.8





#### 4.3.10.2.1. SDC Commands

#### Table 44. SDC Commands usage in the Intel Quartus Prime Fitter and Timing Analyzer

These SDC descriptions provided are overview for DCFIFO use case. For the exact SDC details, refer to the Intel Quartus Prime Timing Analyzer chapter in the Intel Quartus Prime Pro Edition Handbook.

| SDC Command                     | Fitter                                                                                                                     | Timing Analyzer                                                                                                         | Recommended<br>Settings                                   |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| set_max_skew (40)               | To constraint placement and routing of flops in the multi-bit CDC paths to meet the specified skew requirement among bits. | To analyze whether the specified skew requirement is fully met. Both clock and data paths are taken into consideration. | Set to less than 1 launch clock.                          |
| set_net_delay                   | Similar to set_max_skew but without taking clock skews into considerations. To ensure the crossing latency is bounded.     | To analyze whether the specified net delay requirement is fully met. Clock paths are not taken into consideration.      | This is currently set to be less than 1 latch clock. (41) |
| set_min_delay/<br>set_max_delay | To relax fitter effort by mimicking the set_false_path command but without overriding other SDCs. (42)                     | To relax timing analysis for the setup/<br>hold checks to not fail. (43)                                                | This is currently set to 100ns/-100ns for max/min. (44)   |

## 4.3.11. Coding Example for Manual Instantiation

This section provides a Verilog HDL coding example to create an instance of the DCFIFO. It is not a complete coding for you to compile, but it provides a guideline and some comments for the required structure of the instantiation. You can use the same structure to instantiate other IP cores but only with the ports and parameters that are applicable to the IP cores you instantiated.

#### **Example 1. Verilog HDL Coding Example to Instantiate the DCFIFO**

```
//module declaration
module dcfifo8x32 (aclr, data, ...... ,wfull);
//Module's port declarations
input aclr;
input [31:0] data;
.
.
output wrfull;
//Module's data type declarations and assignments
wire rdempty_w;
```

<sup>(44)</sup> Expect an approximately 100ns delay when you observe CDC paths compared to set\_false\_path.



<sup>(40)</sup> It can have significant compilation time impact in older Quartus versions without Timing Analyzer 2.

<sup>(41)</sup> For advanced users, you can can fine-tune the value based on your design. For instance, if the designs are able to tolerate longer crossing latency (full and empty status will be delayed), this can be relaxed.

<sup>(42)</sup> Without set\_false\_path (which has the highest precedence and may result in very long insertion delays), Fitter will attempt to meet the default setup/hold which is extremely over constraint.

<sup>(43)</sup> Without set\_false\_path, the CDC paths will be analyzed for default setup/hold, which is extremely over constraint.



```
wire wrfull = wrfull_w; wire [31:0] q = q_w;
/*Instantiates dcfifo megafunction. Must declare all the ports available from
the megafunction and
define the connection to the module's ports.
Refer to the ports specification from the user guide for more information about
the megafunction's
ports*/
//syntax: <megafunction's name> <given an instance name>
dcfifo inst1 (
//syntax: .<dcfifo's megafunction's port>(<module's port/wire>)
.wrclk (wrclk),
.rdclk (rdclk),
.wrusedw ()); //left the output open if it's not used
/*Start with the keyword "defparam", defines the parameters and value
assignments. Refer to
parameters specifications from the user guide for more information about the
megafunction's
parameters*/
defparam
//syntax: <instance name>.<parameter> = <value>
inst1.intended_device_family = "Stratix 10",
inst1.lpm_numwords = 8,
inst1.wrsync_delaypipe = 4;
endmodule
```

## 4.3.12. Design Example

In this design example, the data from the ROM is required to be transferred to the RAM. Assuming the ROM and RAM are driven by non-related clocks, you can use the DCFIFO to transfer the data between the asynchronous clock domains effectively.

#### Figure 39. Component Blocks and Signal Interaction

This figure shows the component blocks and their signal interactions.



Note: The DCFIFO functions are with ECC feature enabled and implemented using M20K.





Note:

Both the DCFIFO functions are only capable of handling asynchronous data transferring issues (metastable effects). You must have a controller to govern and monitor the data buffering process between the ROM, DCFIFO, and RAM. This design example provides you the write control logic (write\_control\_logic.v), and the read control logic (read\_control\_logic.v) which are compiled with the DCFIFO specifications that control the valid write or read request to or from the DCFIFO.

Note:

This design example is validated with its functional behavior, but without timing analysis and gate-level simulation. The design coding such as the state machine for the write and read controllers may not be optimized. The intention of this design example is to show the use of the IP core, particularly on its control signal in data buffering application, rather than the design coding and verification processes.

To obtain the DCFIFO settings in this design example, refer to the parameter settings from the design file (dcfifo8x32.v).

The following sections include separate simulation waveforms to describe how the write and read control logics generate the control signal with respect to the signal received from the DCFIFO.

Note:

For better understanding, refer to the signal names in the above figure when you go through the descriptions for the simulation waveforms.

Note:

All signals in the following figures and tables have the following numerical format:

- Signal values in binary format: reset, trclk, fifo\_wrreq, fifo\_wrfull
- Signal values in HEX format: rom\_addr, rom\_out, fifo\_in

#### Figure 40. Initial Write Operation to the DCFIFO Function



**Table 45.** Initial Write Operation to the DCFIFO Function Waveform Description

| State | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDLE  | Before reaching 10 ns, the reset signal is high and causes the write controller to be in the IDLE state. In the IDLE state, the write controller drives the fifo_wrreq signal to low, and requests the data to be read from rom_addr=00. The ROM is configured to have an unregistered output, so that the rom_out signal immediately shows the data from the rom_addr signal regardless of the reset. This shortens the latency because the rom_out signal is connected directly to the fifo_in signal, which is a registered |
|       | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |





| State  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | input port in the DCFIFO. In this case, the data (00000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| WRITE  | The write controller transitions from the IDLE state to the WRITE state if the fifo_wrfull signal is low after the reset signal is deasserted. In the WRITE state, the write controller drives the fifo_wrreq signal to high, and requests for write operation to the DCFIFO. The data is encoded through the embedded ECC block in the DCFIFO. The rom_addr signal is unchanged (00) so the data is stable for at least one clock cycle before the DCFIFO actually writes in the data at the next rising clock edge. |  |
| INCADR | The write controller transitions from the WRITE state to the INCADR state, if the rom_addr signal has not yet increased to ff (that is, the last data from the ROM has not been read out). In the INDADR state, the write controller drives the fifo_wrreq signal to low, and increases the rom_addr signal by 1 (00 to 01).                                                                                                                                                                                          |  |
| -      | The same state transition continues as stated in IDLE and WRITE states, if the fifo_wrfull signal is low and the rom_addr signal not yet increased to ff.                                                                                                                                                                                                                                                                                                                                                             |  |

Figure 41. Initial Read Operation from the DCFIFO Function



Table 46. Initial Read Operation from the DCFIFO Function Waveform Description

| State  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDLE   | Before reaching 35 ns, the read controller is in the IDLE state because the fifo_rdempty signal is high even when the reset signal is low (not shown in the waveform). In the IDLE state, the ram_addr = ff to accommodate the increment of the RAM address in the INCADR state, so that the first data read is stored at ram_addr = 00 in the WRITE state.                                                                                                                                                                                 |
| INCADR | The read controller transitions from the IDLE state to the INCADR state, if the fifo_rdempty signal is low. In the INCADR state, the read controller drives the fifo_rdreq signal to high, and requests for read operation from the DCFIFO. The data is decoded and the eccstatus shows the status of the data as no error detected (00), single-bit error detected and corrected(10), or uncorrectable error (11). The ram_addr signal is increased by one (ff to 00), so that the read data can be written into the RAM at ram_addr = 00. |
| WRITE  | From the INCADR state, the read controller always transition to the WRITE state at the next rising clock edge. In the WRITE state, it drives the ram_wren signal to high, and enables the data writing into the RAM at ram_addr = 00. At the same time, the read controller drives the ram_rden signal to high so that the newly written data is output at q at the next rising clock edge. Also, it increases the word_count signal to 1 to indicate the number of words successfully read from the DCFIFO.                                |
|        | The same state transition continues as stated in INCADR and WRITE states, if the fifo_rdempty signal is low.                                                                                                                                                                                                                                                                                                                                                                                                                                |





#### Figure 42. Write Operation when DCFIFO is FULL



**Table 47.** Write Operation when DCFIFO is FULL Waveform Description

| State  | Description                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INCADR | When the write controller is in the INCADR state, and the fifo_wrfull signal is asserted, the write controller transitions to the WAIT state in the next rising clock edge.                                                                                                                                                                                                                                           |
| WAIT   | In the WAIT state, the write controller holds the rom_addr signal (08) so that the respective data is written into the DCFIFO when the write controller transitions to the WRITE state.  The write controller stays in WAIT state if the fifo_wrfull signal is still high. When the fifo_wrfull is low, the write controller always transitions from the WAIT state to the WRITE state at the next rising clock edge. |
| WRITE  | In the WRITE state, then only the write controller drives the fifo_wrreq signal to high, and requests for write operation to write the data from the previously held address (08) into the DCFIFO. It always transitions to the INCADR state in the next rising clock edge, if the rom_addr signal has not yet increased to ff.                                                                                       |
|        | The same state transition continues as stated in INCADR, WAIT, and WRITE states, if the fifo_wrfull signal is high.                                                                                                                                                                                                                                                                                                   |

Figure 43. Completion of Data Transfer from ROM to DCFIFO



 Table 48.
 Completion of Data Transfer from ROM to DCFIFO Waveform Description

| State | Description                                                                                                                                                                                                                                                                                                                                    |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRITE | When the write controller is in the WRITE state, and rom_addr = ff, the write controller drives the fifo_wrreq signal to high to request for last write operation to DCFIFO. The data 100 is the last data stored in the ROM to be written into the DCFIFO. In the next rising clock edge, the write controller transitions to the DONE state. |
| DONE  | In the DONE state, the write controller drives the fifo_wrreq signal to low.                                                                                                                                                                                                                                                                   |
|       | The fifo_wrfull signal is deasserted because the read controller in the receiving domain continuously performs the read operation. However, the fifo_wrfull signal is only deasserted sometime after the read request from the receiving domain. This is due to the latency in the DCFIFO (rdreq signal to wrfull signal).                     |



#### Figure 44. Completion of Data Transfer from DCFIFO to RAM



The fifo\_rdempty signal is asserted to indicate that the DCFIFO is empty. The read controller drives the fifo\_rdreq signal to low, and enables the write of the last data 100 at ram\_addr =ff. The word\_count signal is increased to 256 (in decimal) to indicate that all the 256 words of data from the ROM are successfully transferred to the RAM.

The last data written into the RAM is shown at the q output.

Note:

To verify the results, compare the q outputs with the data in rom\_initdata.hex file provided in the design example. Open the file in the Intel Quartus Prime software and select the word size as 256 bit. The q output must display the same data as in the file.

#### 4.3.13. Gray-Code Counter Transfer at the Clock Domain Crossing

This section describes the effect of the large skew between Gray-code counter bits transfers at the clock domain crossing (CDC) with recommended solution. The gray-code counter is 1-bit transition occurs while other bits remain stable when transferring data from the write domain to the read domain and vice versa. If the destination domain latches on the data within the metastable range (violating setup or hold time), only 1 bit is uncertain and destination domain reads the counter value as either an old counter or a new counter. In this case, the DCFIFO still works, as long as the counter sequence is not corrupted.

The following section shows an example of how large skew between GNU C compiler (GCC) bits can corrupt the counter sequence. Taking a counter width with 3-bit wide and assuming it is transferred from write clock domain to read clock domain. Assume all the counter bits have 0 delay relative to the destination clock, excluding the bit[0] that has delay of 1 clock period of source clock. That is, the skew of the counter bits will be 1 clock period of the source clock when they arrived at the destination registers.

The following shows the correct gray-code counter sequence:

| 000,                 |  |  |  |
|----------------------|--|--|--|
| 000,<br>001,<br>011, |  |  |  |
| 011,                 |  |  |  |
| 010,                 |  |  |  |
| 110                  |  |  |  |
|                      |  |  |  |

which then transfers the data to the read domain, and on to the destination bus registers.





Because of the skew for bit[0], the destination bus registers receive the following sequence:

```
000,
000,
011,
011,
110....
```

Because of the skew, a 2-bit transition occurs. This sequence is acceptable if the timing is met. If the 2-bit transition occurs and both bits violate timing, it may result in the counter bus settled at a future or previous counter value, which will corrupt the DCFIFO.

Therefore, the skew must be within a certain skew to ensure that the sequence is not corrupted.

Note:

Use the report\_max\_skew and report\_net\_delay reports in the Timing Analyzer for timing verification if you use the User Configurable Timing Constraint. For Embedded Timing Constraint, use the <code>skew\_report.tcl</code> to analyze the actual skew and required skew in your design.

#### 4.3.14. Guidelines for Embedded Memory ECC Feature

The Intel Stratix 10 FIFO Intel FPGA IP cores support embedded memory ECC for M20K memory blocks. The built-in ECC feature in the Intel Stratix 10 devices can perform:

- Single-error detection and correction
- Double-adjacent-error detection and correction
- Triple-adjacent-error detection

You can turn on FIFO Embedded ECC feature by enabling <code>enable\_ecc</code> parameter in the FIFO Intel FPGA IP GUI.

Note: Embedded memory ECC feature is only available for M20K memory block type.

Note: The embedded memory ECC supports variable data width. When ECC is enabled, RAM combines multiple M20K blocks in the configuration of 32 (width)  $\times$  512 (depth) to fulfill your instantiation. The unused data width will be tied to the  $V_{CC}$  internally.

Note: The embedded memory ECC feature is not supported in mixed-width mode.





#### Figure 45. ECC Option in FIFO Intel FPGA IP GUI



When you enable the ECC feature, a 2-bit wide error correction status port (eccstatus[1:0]) will be created in the generated FIFO entity. These status bits indicate whether the data that is read from the memory has an error in single-bit with correction, fatal error with no correction, or no error bit.

- 00: No error
- 01: Illegal
- 10: A correctable error occurred and the error has been corrected at the outputs; however, the memory array has not been updated.
- 11: An uncorrectable error occurred and uncorrectable data appears at the output

#### 4.3.15. FIFO Intel FPGA IP Parameters

#### Table 49. FIFO Intel FPGA IP Parameters Description

This table lists the parameters for the FIFO Intel FPGA IP core.

| Parameter                                                                     | Legal Values                                                                                                                                                                                                                                  | Description                                                    |  |  |  |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| Parameter Settings: Width, Clk, Synchronization                               |                                                                                                                                                                                                                                               |                                                                |  |  |  |
| How wide should the FIFO be?                                                  | _                                                                                                                                                                                                                                             | Specifies the width of the data and q ports.                   |  |  |  |
| How deep should the FIFO be? Note: You could enter arbritary values for width | 4, 8, 16, 32, 64, 128, 256, 512, 1024, 2048, 4096, 8192, 16384, 32768, 65536, 131072                                                                                                                                                          | Specifies the depth of the FIFO, which is always a power of 2. |  |  |  |
| Do you want a common clock for reading and writing the FIFO?                  | Yes, synchronize both reading and writing to 'clock'. Create one set of full/empty control signals.  No, synchronize reading and writing to 'rdclk' and 'wrclk', respectively. Create a set of full/empty control signals for for each clock. |                                                                |  |  |  |
| Parameter Settings: SCFIFO Options                                            |                                                                                                                                                                                                                                               |                                                                |  |  |  |
| Would you like to disable any circuitry protection?                           | On/Off                                                                                                                                                                                                                                        | _                                                              |  |  |  |
|                                                                               |                                                                                                                                                                                                                                               | continued                                                      |  |  |  |





|                                                                                                                                                                                                                                                                                             | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Legal Values        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| use the MS  almost full than or equ almost empthan  Asyncronou                                                                                                                                                                                                                              | oty becomes true when usedw[] is less                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Parameter Se                                                                                                                                                                                                                                                                                | ettings: DCFIFO 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| writing to 'rd a set of full/o clock., the foll Total latency, o protection, are group. Total la edges and the Which option(s (Read clk synofmax) Which type of Lowest late syno stage, size, good of the synome stage, good finax.  Minimal set stages, good finax.  Best metas unsynchror | act No, synchronize reading and lock' and 'wrclk', respectively. Create empty control signals for for each lowing options are available: clock synchronization, metastability ea, and fmax options must be set as a tency is the sum of two write clock rising number of read clocks selected below.  Is is most important to the DCFIFO?  Is stages, metastability protection, area, optimization do you want?  In no metastability protection, smallest fmax.  Itting for unsynchronized clocks. 2 sync and metastability, medium size, good metastability protection, best fmax, nized clocks. 3 or more sync stages, best ty protection, largest size, best fmax. | On/Off              | Specify total latency, clock synchronization, metastability protection, area, and fmax.  • Lowest latency but requires synchronized clocks—This option uses one synchronization stage with no metastability protection. It uses the smallest size and provides good f <sub>MAX</sub> . Select this option if the read and write clocks are related clocks.  • Minimal setting for unsynchronized clocks—This option uses two synchronization stages with good metastability protection. It uses the medium size and provides good f <sub>MAX</sub> .  • Best metastability protection, best fmax, unsynchronized clocks—This option uses three or more synchronization stages with the best metastability protection. It uses the largest size but gives the best f <sub>MAX</sub> . |
| More options                                                                                                                                                                                                                                                                                | When you select <b>Best metastability</b> protection, best fmax, unsynchronized clock, the following option is available:  • How many sync stages?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3, 4, 5, 6, 7, 8, 9 | Specifies the number syncronization stages.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Timing Constraint  Generate SDC file and disable embedded timing constraint                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | On/Off              | Generate a SDC file with correct timing constraints. Embedded set_false_path assignment is disabled. The new timing constraints consist of set_net_delay, set_max_skew, set_min_delay and set_max_delay. For more infomation on the timing constraint usage, refer to user guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Parameter Se                                                                                                                                                                                                                                                                                | ettings: DCFIFO 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| writing to 'rd<br>a set of full/c<br>clock., the foll<br>Which optional                                                                                                                                                                                                                     | cct No, synchronize reading and lclk' and 'wrclk', respectively. Create empty control signals for for each lowing options are available: I output control signals do you want? number of words in the FIFO.                                                                                                                                                                                                                                                                                                                                                                                                                                                           | On/Off              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |





| Read-side - full - mmpty - usedwil Note: These signals are syncronous to 'rdcik':  Write-side - full - mmpty - usedwil Note: These signals are syncronous to 'wrcik'.  More options - Add an extra MSB to usedw port(s). Note: You can use the MSB to generate a half-full flag Asynchronous clear - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'acir' input with 'wrcik' - Add circuit to synchronize 'input with 'wrcik' - Show-ahead synchronous FIFO - mode—The data becomes available before 'irdra' acts as a read request Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted 'irdra' acts as a read request Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted 'irdra' acts as a read request Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted 'Irdra' acts as a read request Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted 'Irdra' acts as a read request Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted Show-ahead synchronous - FIFO mode—The data becomes available before 'irdra' is asserted Show-                                     | Parameter                                                                                                                                                                          |                                                                                                                                                                                     | Legal Values                                  | Description                                                                                                                                                                                                                                                                                        |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| port(s). Note: You can use the MSB to generate a half-full flag. Asynchronous clear a Add circuit to synchronize 'acir' input with 'wrcik' Add circuit to synchronize 'acir' input with 'rdcik' And the 'rdcik' input and 'rdcik'  | <ul> <li>full</li> <li>empty</li> <li>usedw[]</li> <li>Note: These signals are syncronous to 'rdclk'.</li> <li>Write-side</li> <li>full</li> <li>empty</li> <li>usedw[]</li> </ul> |                                                                                                                                                                                     |                                               |                                                                                                                                                                                                                                                                                                    |  |
| Which kind of read access do you want with the 'rdreq' signal?  **Normal synchronous FIFO mode.** **Show-ahead synchronous FIFO mode.** **Show-ahead synchronous FIFO mode.** **Normal synchronous FIFO mode.** ** | More options                                                                                                                                                                       | port(s). Note: You can use the MSB to generate a half-full flag.  • Asynchronous clear  • Add circuit to synchronize 'aclr' input with 'wrclk'  • Add circuit to synchronize 'aclr' | On/Off                                        |                                                                                                                                                                                                                                                                                                    |  |
| Set the maximum block depth to:  Set the maximum block depth to:  Reduce RAM usage (decreases speed and increases number of Les). Available if data width is divisible by 9.  Parameter Settings: Optimization, Circuitry Protection (overflow double with ording and underflow checking)?  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  Sibow-ahead synchronous FIFO mode—The data becomes available before 'dreq' is asserted. 'Irdreq' acts as a read acknowledge. Note: This mode suffers a performance penalty.  Specifies the memory block type be?  Auto, 32, 64, 128, 256, 12, 1024, 2048, 4096, 8192, 16384, 32768, 65536, 131072  Specifies the maximum block depth to:  Specifies the maximum block depth in words.  Specifies whether to register the RAM output.  Specifies whether to register the RAM output.  Specifies whether to implement fied before contains memory blocks.  On/Off Specifies whether to implement fied sories and underflow checking? If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Parameter Se                                                                                                                                                                       | ettings: Rdreq Option, Blk Type                                                                                                                                                     |                                               |                                                                                                                                                                                                                                                                                                    |  |
| • MLAB • M20K • M144K  Set the maximum block depth to:  Auto, 32, 64, 128, 256, 512, 1024, 2048, 4096, 8192, 16384, 32768, 65536, 131072  Reduce RAM usage (decreases speed and increases number of Les). Available if data width is divisible by 9.  Parameter Settings: Optimization, Circuitry Protection  Would you like to register the output to maximize performance but use more area?  Ves (best speed) • No (smallest area)  Specifies whether to register the RAM output.  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  Would you like to disable any circuitry protection (overflow checking and underflow checking)? If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                    |                                                                                                                                                                                     | FIFO mode.  • Show-ahead synchronous FIFO     | Legacy mode or in Show-ahead mode.  Normal synchronous FIFO mode—The data becomes available after 'rdreq is asserted. 'rdreq' acts as a read request.  Show-ahead synchronous FIFO mode—The data becomes available before 'rdreq' is asserted. 'rdreq' acts as a read acknowledge. Note: This mode |  |
| Reduce RAM usage (decreases speed and increases number of Les). Available if data width is divisible by 9.  Parameter Settings: Optimization, Circuitry Protection  Would you like to register the output to maximize performance but use more area?  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  Would you like to disable any circuitry protection  On/Off  Specifies whether to register the RAM output.  Specifies whether to implement FIFO storage with logic cells only, even if the device contains memory blocks.  On/Off  Specifies whether to implement FIFO storage with logic cells only.  Specifies whether to disable any circuitry protection (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | What should th                                                                                                                                                                     | ne memory block type be?                                                                                                                                                            | <ul><li>MLAB</li><li>M20K</li></ul>           | The types of memory block that are available for selection depends on                                                                                                                                                                                                                              |  |
| Parameter Settings: Optimization, Circuitry Protection  Would you like to register the output to maximize performance but use more area?  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  Would you like to disable any circuitry protection (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Set the maximum block depth to:                                                                                                                                                    |                                                                                                                                                                                     | 512, 1024, 2048, 4096,<br>8192, 16384, 32768, |                                                                                                                                                                                                                                                                                                    |  |
| Would you like to register the output to maximize performance but use more area?  • Yes (best speed) • No (smallest area)  Specifies whether to register the RAM output.  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  On/Off  Specifies whether to implement FIFO storage with logic cells only.  Would you like to disable any circuitry protection (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | number of Les). Available if data width is divisible by                                                                                                                            |                                                                                                                                                                                     | On/Off                                        |                                                                                                                                                                                                                                                                                                    |  |
| performance but use more area?  • No (smallest area)  RAM output.  Implement FIFO storage with logic cells only, even if the device contains memory blocks.  Would you like to disable any circuitry protection (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.  RAM output.  On/Off  Specifies whether to implement FIFO storage with logic cells only.  On/Off  Specifies whether to disable any circuitry protection for overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Parameter Se                                                                                                                                                                       | ettings: Optimization, Circuitry Protec                                                                                                                                             | tion                                          |                                                                                                                                                                                                                                                                                                    |  |
| the device contains memory blocks.  Would you like to disable any circuitry protection (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.  FIFO storage with logic cells only.  Specifies whether to disable any circuitry protection for overflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                    |                                                                                                                                                                                     | , , ,                                         | , .                                                                                                                                                                                                                                                                                                |  |
| (overflow checking and underflow checking)?  If not required, overflow and underflow checking can be disabled to improve performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                    |                                                                                                                                                                                     | On/Off                                        |                                                                                                                                                                                                                                                                                                    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (overflow chec<br>If not required                                                                                                                                                  | king and underflow checking)?<br>, overflow and underflow checking can                                                                                                              | On/Off                                        | circuitry protection for overflow                                                                                                                                                                                                                                                                  |  |





| Parameter                                                                    | Legal Values | Description                                                        |
|------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------|
| Disable overflow checking. Writing to a full FIFO will corrupt contents.     |              |                                                                    |
| Disable underflow checking. Reading from an empty FIFO will corrupt contents |              |                                                                    |
| Would you like to enable ECC?  • Enable error checking and correcting (ECC)  | On/Off       | Specifies whether to enable error checking and correcting feature. |

#### 4.3.16. Reset Scheme

During power up, the registers in Intel Stratix 10 devices are in undefined power and reset states. To guarantee correct functionality, reset the FIFO Intel FPGA IP core upon completion of configuration by asserting either the sclr or aclr signal. Reset is not required if sclr or aclr signal is not used in the FIFO Intel FPGA IP core.

## 4.4. FIFO2 Intel FPGA IP

Intel provides FIFO2 Intel FPGA IP core as an alternative solution for the FIFO Intel FPGA IP core for applications running at wide data width and very high operating frequencies (Fmax) to achieve high data bandwidth.

The FIFO functions in the FIFO2 Intel FPGA IP core are mostly applied in data buffering applications that comply with the first-in-first-out data flow in synchronous or asynchronous clock domains.

Note:

The FIFO2 Intel FPGA IP core has no backward compatibility to the FIFO Intel FPGA IP core.

Table 50. Differences between FIFO and FIFO2 Intel FPGA IP Cores

| Feature                               | Intel FPGA IP Cores                                   |                                                                              |  |
|---------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------|--|
|                                       | FIFO                                                  | FIFO2                                                                        |  |
| Read latency                          | 0 - 1 clock cycle after the rdreq signal is asserted. | 3 - 4 clock cycle after the rdreq is asserted.                               |  |
| Read valid when                       | r_empty signal is low                                 | r_valid signal is high                                                       |  |
| Show-ahead mode                       | Supported                                             | Not supported                                                                |  |
| Depth (D) and width (W) configuration | Per user requirement                                  | Multiple of hard memory block only (32W x 512D for M20K, 20W x 32D for MLAB) |  |
| Output data initial state             | 0                                                     | Unknown                                                                      |  |
| Flushing                              | Not required                                          | A minimum of 32 slow clock cycle flushings are required                      |  |

Before any read-out operations, the applications data is first written (partially or entirely) into the FIFO2 Intel FPGA IP core. The data read operations can be in long continuous bursts or a single clock read. While there is no specific write or read limitation, the bandwidth utilization will be less efficient for short writes and/or reads due to incurred latencies.

The read interface of the FIFO2 Intel FPGA IP core is suitable for applications that does not perform back-pressure or for applications with a "cascaded" buffer further downstream.





For example,

- At MAC RX user interface, which typically cannot be back-pressured, which is equivalent to always read.
- Along MAX TX internal data path to harden Native PHY FIFO. The FIFO read operations may then be derived from the Native PHY FIFO partial full status.

User application can connect to the read interface of the FIFO2 Intel FPGA IP core directly to a small SCFIFO (or similar storage buffers) externally to change the read-to-data latency to be zero but at the expense of Fmax and resources.

In practice, all clocks run at several hundred MHz. This is because the FIFO2 Intel FPGA IP core is highly pipelined to run at very high Fmax, and is not be suitable for slow clocks due to the long latency.

## 4.4.1. Configuration Methods

#### **Table 51.** Configuration Methods

You can configure and build the FIFO2 Intel FPGA IP cores with methods shown in the following table.

| Method                                                | Description                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Using the FIFO2 parameter editor.                     | Intel recommends using this method to build your FIFO2 Intel FPGA IP cores. It is an efficient way to configure and build the FIFO2 Intel FPGA IP cores. The FIFO2 parameter editor provides options that you can easily use to configure the FIFO2 Intel FPGA IP core.                                     |
|                                                       | You can access the FIFO2 Intel FPGA IP core parameter editor in <b>Basic Functions</b> ➤ <b>On Chip Memory</b> ➤ <b>FIFO2</b> of the IP catalog. (45)                                                                                                                                                       |
| Manually instantiating the FIFO2 Intel FPGA IP cores. | Use this method only if you are an expert user. This method requires that you know the detailed specifications of the IP cores. You must ensure that the input and output ports used, and the parameter values assigned are valid for the FIFO2 Intel FPGA IP cores you instantiate for your target device. |

#### 4.4.2. Fmax Target Measuring Methodology

The specified Fmax target is measured using the following conditions:

- IP is compiled as a stand-alone component, and is wrapped inside a wrapper.
- The wrapper has 1 non-resettable flop layer to register all wrapper input and output ports except for clocks.
- The wrapper flop layer must be preserved through synthesis attributes:

```
(* altera_attribute = {"-name DONT_MERGE_REGISTER ON; -name
PRESERVE_REGISTER ON; -name ADV_NETLIST_OPT_ALLOWED NEVER_ALLOW"} *)
```

All wrapper ports except for clocks are set as virtual pins.

Note:

This measurement is not intended to validate actual IP performance when integrated into a real system.

<sup>(45)</sup> Do not use dcfifo or scfifo as the entity name for your FIFO2 Platform Designer system.





#### 4.4.3. Performance Considerations

A wider FIFO is implemented using either multiple narrow instances or a single wide instance of these building blocks. You can choose based on empirical data or through parameters.

In the FIFO2 Intel FPGA IP core, the Fmax has higher priority than latency. To achieve the targeted Fmax, the design will be piped when necessary. Use the following estimated pipe stages (or latency) as guidelines:

| Operation                                        | Estimated Pipe Stages (Latency) |
|--------------------------------------------------|---------------------------------|
| write to data available in storage               | ~2 read clocks                  |
| write pointer binary-to-gray conversion          | ~2 read clocks                  |
| write pointer cross-over to read logic           | ~4 read clocks                  |
| write pointer gray-to-binary conversion          | ~2 read clocks                  |
| write pointer and read pointer comparison result | ~2 read clocks                  |
| user read to data available                      | ~6 read clocks                  |

#### 4.4.4. FIFO2 Intel FPGA IP Features

You can configure the FIFO2 Intel FPGA IP core as either a DCFIFO or a SCFIFO by using the parameter editor of the FIFO2 Intel FPGA IP core. When the FIFO2 Intel FPGA IP core is configured as a SCFIFO, the relevant clock domain crossing (CDC) structure will not be synthesized.

The following figures show the timing diagrams for read and write operations for FIFO2 Intel FPGA IP core.

Figure 46. Write to Full with Write Protection







Figure 47. Single Read with Read Protection



## 4.4.4.1. FIFO2 Specifications

The following table summarizes the specifications of the FIFO2 Intel FPGA IP core.

**Table 52. FIFO2 Specifications** 

| Feature                             | Storage Type                                                                                                                                                                  |                                                                                                                                                                               |  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                     | M20K                                                                                                                                                                          | MLAB                                                                                                                                                                          |  |
| Error Checking and Correcting (ECC) | Always (46)                                                                                                                                                                   | No                                                                                                                                                                            |  |
| Read-out Interface                  | Analogy to Avalon ST non-zero readLatency For each r_req asserts now, r_valid shall indicate whether there is valid data to be taken (and must be taken) L clock later. L = 6 | Analogy to Avalon ST non-zero readLatency For each r_req asserts now, r_valid shall indicate whether there is valid data to be taken (and must be taken) L clock later. L = 5 |  |
| Width (bits)                        | There is no hard limit on user data width but the internal RAM block is always in 32b x N; where N > 0.  Maximum = 4096b  Default to 1.                                       | There is no hard limit on user data width but the internal RAM block is always in 20b x N; where N > 0.  Maximum = 4080b  Default to 1.                                       |  |
| Depth                               | 512                                                                                                                                                                           | 32                                                                                                                                                                            |  |
| Depth Stitching                     | No, user can cascade multiple FIFOs                                                                                                                                           | No, user can cascade multiple FIFOs                                                                                                                                           |  |
| Targeted Performance                | Intel Stratix 10, bin1 production device 32bx512: Up to 850 MHz 512bx512: Up to 700 MHz                                                                                       | Intel Stratix 10, bin1 production device 20bx32: Up to 850 MHz 512bx32: Up to 700 MHz                                                                                         |  |
| Almost Full                         | No, user can derive this from "Write Used"                                                                                                                                    | No, user can derive this from "Write Used"                                                                                                                                    |  |
| Almost Empty                        | No, user can derive this from "Read Used"                                                                                                                                     | No, user can derive this from "Read Used"                                                                                                                                     |  |
| Read Used                           | Yes, delayed RAM block words<br>measurement excluding in-flight<br>data                                                                                                       | Yes, delayed RAM block words<br>measurement excluding in-flight<br>data                                                                                                       |  |
|                                     |                                                                                                                                                                               | continued                                                                                                                                                                     |  |

<sup>(46)</sup> In the FIFO2 Intel FPGA IP core, the ECC mode is embedded within the IP architecture and cannot be disabled. Unlike FIFO Intel FPGA IP core, there is no ECCSTATUS signal that can be exported for use in your design.





| Feature                         | Storage Type                                                            |                                                                         |  |
|---------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
|                                 | M20K                                                                    | MLAB                                                                    |  |
| Write Used                      | Yes, delayed RAM block words<br>measurement excluding in-flight<br>data | Yes, delayed RAM block words<br>measurement excluding in-flight<br>data |  |
| RAM with registered read output | Always                                                                  | Always                                                                  |  |
| Write full prevention           | Always, based on internal almost full                                   | Always, based on internal almost full                                   |  |
| Read empty prevention           | Always                                                                  | Always                                                                  |  |
| Output data initial states      | Unknown                                                                 | Unknown                                                                 |  |
| Reset Scheme                    | Contains non resettable flops, requires state flushing                  | Contains non resettable flops, requires state flushing                  |  |
| RTL                             | Encrypted                                                               | Encrypted                                                               |  |

# 4.4.5. FIFO2 Intel FPGA IP Parameters

## **Table 53.** FIFO2 Intel FPGA IP Core Parameters Description

This table lists the parameters for the FIFO2 Intel FPGA IP core.

| Parameter                                                                                                                                                                                     | Legal Values                                 | Description                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| What type of FIFO you prefer?                                                                                                                                                                 | Single-clock     Dual-clock                  | Specifies the type of FIFO.                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| How wide should the FIFO be?                                                                                                                                                                  | _                                            | Specifies the width of the data and q ports.                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| RAM block type                                                                                                                                                                                | MLAB     M20K                                | Specifies the type of RAM Block used for FIFO                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Pa                                                                                                                                                                                            | rameter Settings: Reset Option               | 1                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Enable Asynchronous Clear (ACLR)                                                                                                                                                              | On/Off                                       | Specifies the write and read are reset asynchronously.                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| Paramete                                                                                                                                                                                      | Parameter Settings: Performance Optimization |                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| Enable per RAM block preserve/duplication for:  RAM write address * RAM read address * Note: This will typically increase Fmax at the expense of resources.                                   | On/Off                                       | Enables per RAM block preserve/ duplication for:  RAM write address: Specifies whether RAM write address (and associated logic where appropriate) should be duplicated per RAM block.  RAM read address: Specifies whether RAM read address (and associated logic where appropriate) should be duplicated per RAM block.  Note: This will typically increase MAX at the expense of resources. |  |  |  |
| When you select <b>Dual-clock</b> , the following options are available:  The synchronizer chain length for write gray-code pointer  The synchronizer chain length for read gray-code pointer | 3, 4                                         | Specify the multi-flop synchronizer chain length for write and read gray-code pointers.                                                                                                                                                                                                                                                                                                       |  |  |  |





## 4.4.5.1. FIFO2 Parameter Settings

## **Table 54.** FIFO2 Parameters Description

| The user width granularity is as below, depending on the RAM block type:  M20K: 32n; where n = 1 to 128  MAB: 20n; where n = 1 to 205 This allows up to 4096 bit width which should be more than enough for different applications. All unused bits (for example, bits that do not carry any information) should be tied-off. For instance, if the user data width were 20-bit and M20K RAM block is used, there would be 12 unused bits to be tied-off. The default value for n is 1.  SCFIFO Mode.  SCFIFO Mode.  SCFIFO Mode.  Specify whether the FIFO should operate in SCFIFO mode, in which the clock crossing logic structure between Write and Read clock domains shall be removed.  1 - SCFIFO mode 0 (default)—DCFIFO mode  RAM Block Type.  RAM Block Type.  Specify the embedded RAM blocks to be used as the main FIFO storage 1 M20K ("default)—Use M20K 1 M20K" (default)—Use M20K 2 M20K" (default)—Use M20K 3 M20K" (default)—Use M20K 4 M20K" (default)—Use M20K 5 M20K" (default)—Use M20K 6 M20K" (default)—Use M20K 7 M20K" (default)— | Parameter                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Specify whether the FIFO should operate in SCFIFO mode, in which the clock crossing logic structure between Write and Read clock domains shall be removed.  1 — SCFIFO mode 0 (default)—DCFIFO mode RAM_BLK_TYPE RAM_BLK_TYPE RAM_BLCK_TYPE RAM_ | DATAWIDTH                | The user width granularity is as below, depending on the RAM block type:  • M20K: 32n; where n = 1 to 128  • MLAB: 20n; where n = 1 to 205  This allows up to 4096 bit width which should be more than enough for different applications.  All unused bits (for example, bits that do not carry any information) should be tied-off. For instance, if the user data width were 20-bit and M20K RAM block is used, there would be 12 unused bits to be tied-off. |
| Specify the embedded RAM blocks to be used as the main FIFO storage  "M20K" (default)—Use M20K  "MLAB"—Use MLAB  USE_ACLR_PORT  Use Asynchronous Clear Port. Specify whether the asynchronous reset ports (for example, w_aclr an r_aclr) of the IP should have effect.  1—Ports are used to asynchronously reset the IP 0 (default)—Ports are not used and have no effect  WRPTR_GRY_SYNC_CHAIN_LEN  Write Gray-Code Pointer Synchronizer Chain Length. Specify the number of flop stages used to synchronize Write Gray-Code Pointer to the r_clk domain. 3 (default)—Use 3-stage synchronizer  RDPTR_GRY_SYNC_CHAIN_LEN  Read Gray-Code Pointer Synchronizer Chain Length. Specify the number of flop stages used to synchronize Read Gray-Code Pointer to the w_clk domain.  3 (default)—Use 3-stage synchronizer  4—Use 4-stage synchronizer  RAM Write Address pupication. Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources  0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SCFIFO_MODE              | Specify whether the FIFO should operate in SCFIFO mode, in which the clock crossing logic structure between Write and Read clock domains shall be removed.  • 1— SCFIFO mode                                                                                                                                                                                                                                                                                    |
| Specify whether the asynchronous reset ports (for example, w_aclr an r_aclr) of the IP should have effect.  1—Ports are used to asynchronously reset the IP  0 (default)—Ports are not used and have no effect  WRPTR_GRY_SYNC_CHAIN_LEN  Write Gray-Code Pointer Synchronizer Chain Length. Specify the number of flop stages used to synchronize Write Gray-Code Pointer to the r_clk domain.  3 (default)—Use 3-stage synchronizer  RDPTR_GRY_SYNC_CHAIN_LEN  Read Gray-Code Pointer Synchronizer Chain Length. Specify the number of flop stages used to synchronize Read Gray-Code Pointer to the w_clk domain.  3 (default)—Use 3-stage synchronizer  4—Use 4-stage synchronizer  RAM_WRPTR_DUPLICATE  RAM_Write Address Duplication. Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  1—Enable per RAM block preserve/duplication. This may increase Frmax at the expense of resources  0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RAM_BLK_TYPE             | Specify the embedded RAM blocks to be used as the main FIFO storage.  • "M20K" (default)—Use M20K                                                                                                                                                                                                                                                                                                                                                               |
| Specify the number of flop stages used to synchronize Write Gray-Code Pointer to the r_clk domain.  3 (default)—Use 3-stage synchronizer  4—Use 4-stage synchronizer  REPTR_GRY_SYNC_CHAIN_LEN  Read Gray-Code Pointer Synchronizer Chain Length.  Specify the number of flop stages used to synchronize Read Gray-Code Pointer to the w_clk domain.  3 (default)—Use 3-stage synchronizer  4—Use 4-stage synchronizer  RAM_WRPTR_DUPLICATE  RAM Write Address Duplication.  Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources  0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | USE_ACLR_PORT            | Specify whether the asynchronous reset ports (for example, w_aclr and r_aclr) of the IP should have effect.  • 1—Ports are used to asynchronously reset the IP                                                                                                                                                                                                                                                                                                  |
| Specify the number of flop stages used to synchronize Read Gray-Code Pointer to the w_clk domain.  3 (default)—Use 3-stage synchronizer  4—Use 4-stage synchronizer  RAM Write Address Duplication.  Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources  0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | WRPTR_GRY_SYNC_CHAIN_LEN | Specify the number of flop stages used to synchronize Write Gray-Code Pointer to the r_clk domain.  • 3 (default)—Use 3-stage synchronizer                                                                                                                                                                                                                                                                                                                      |
| Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  • 1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources  • 0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through assignment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RDPTR_GRY_SYNC_CHAIN_LEN | Specify the number of flop stages used to synchronize Read Gray-Code Pointer to the w_clk domain.  • 3 (default)—Use 3-stage synchronizer                                                                                                                                                                                                                                                                                                                       |
| RAM RDPTR DUPLICATE RAM Read Address Duplication.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RAM_WRPTR_DUPLICATE      | Specify whether RAM Write Address and associated logic (where appropriate) should be duplicated per RAM block.  1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources  0 (default)—Do not enable per RAM block preserve/duplication. You can determine which registers should be duplicated through                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RAM_RDPTR_DUPLICATE      | RAM Read Address Duplication.                                                                                                                                                                                                                                                                                                                                                                                                                                   |





| Parameter | Description                                                                                                                                                          |  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|           | Specify whether RAM Read Address (and associated logic where appropriate should be duplicated per RAM block. U                                                       |  |
|           | 1—Enable per RAM block preserve/duplication. This may increase Fmax at the expense of resources                                                                      |  |
|           | <ul> <li>0 (default)—Do not enable per RAM block preserve/duplication. You<br/>can determine which registers should be duplicated through<br/>assignment.</li> </ul> |  |

## 4.4.6. FIFO2 Intel FPGA IP Interface Signals

This section provides diagrams of the SCFIFO and DCFIFO blocks of the FIFO2 Intel FPGA IP core to help in visualizing their input and output ports. This section also describes each port in detail to help in understanding their usages, functionality, or any restrictions.

Figure 48. FIFO2 IP Core Input and Output Signals





#### 4.4.6.1. SCFIFO Signals

**Table 55. SCFIFO Input and Output Ports Description** 

| Signal | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                     |
|--------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk    | Input     | Yes      | FIFO Write Clock and Read Clock.                                                                                                                                                                                                                                                                                                                |
| aclr   | Input     | No       | Active-high reset signal that feeds the asynchronous clear pins of clk domain flip-flops.  This reset is not synchronized within the IP, and hence, user logic should ensure it is de-asserted synchronously to clk whenever appropriate.  This signal only takes effect if USE_ACLR_PORT is enabled.  • 0 = reset inactive  • 1 = reset active |
| sclr   | Input     | No       | Active-high reset signal that feeds the synchronous clear pins of clk domain flip-flops. Reset sequence requirements must be followed.                                                                                                                                                                                                          |
|        |           |          | continued                                                                                                                                                                                                                                                                                                                                       |





| Signal                     | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            |           |          | <ul><li>0 = request inactive</li><li>1 = request active</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| w_req                      | Input     | Yes      | FIFO write request. This signal is expected to be inactive during reset.  • 0 = request inactive  • 1 = request active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| w_data[FIFO_WIDT<br>H-1:0] | Input     | Yes      | FIFO Write Data. This bus presents the data to be stored into the FIFO when there is a write request. The value is taken by the FIFO only when $w_req$ is active, and the FIFO is not full (i.e. $w_full = 1$ ).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| w_full                     | Output    | No       | FIFO Write Full. This signal indicates whether the space remained in the FIFO is about to run-out. When this signal asserts, further w_req is ignored.  Note: Due to internal pipeline stages to improve Fmax, the actual usable space is a few entries less than that being configured to prevent data loss.  • 0 = FIFO is not full  • 1 = FIFO is (near) full                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| r_req                      | Input     | Yes      | FIFO Read Request / Read Ready. In order to achieve the highest possible Fmax, the use model of this signal is slightly different from the normal zero read to data ready latency FIFO.  User application is expected to assert this signal at the appropriate time to indicate its readiness to take in data some clock cycles (L) from now. At L clock later, r_valid shall be asserted if there is data available, or de-asserted if there is no data available at r_data port.  This is analogous to the Avalon ST non-zero read latency valid/ready interface semantics and implies enough buffer spaces are allocated in downstream user application to consume in-flight data.  L = 5 when RAM_BLK_TYPE is "MLAB"  L = 6 when RAM_BLK_TYPE is "M20K"  O = read request inactive  1 = read request active |
| r_data[FIFO_WIDT<br>H-1:0] | Output    | Yes      | FIFO Read Data. This bus presents the data corresponds to each read request which have taken place some clock cycles earlier on. The read data is only valid in the clock cycle when r_valid asserts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| r_empty                    | Output    | No       | FIFO Read Empty. Indicate whether there is still data word remained in the FIFO. This effectively is a pipelined version of r_usedw == 0.  This signal may be used by user application for monitoring purpose, or to initiate a series of read requests.  • 0 = RAM block is not empty  • 1 = RAM block is empty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| r_valid                    | Output    | No       | FIFO Read Data Valid. Indicate whether the data at r_data output port is valid. Each r_valid assertion correspond to a previous read request/ready. Due to read request to data ready latency introduced by internal pipeline stages, this signal can still be asserted for several clocks after r_empty asserts. When r_valid asserts, data must be taken by the user application; else, it will be lost.                                                                                                                                                                                                                                                                                                                                                                                                      |





| Signal  | Direction | Required | Description                                                                                                                                                       |
|---------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |           |          | The r_valid and r_req interface is analogous to the Avalon ST valid and ready semantics with non-zero read latency.  • 0 = data is not valid  • 1 = data is valid |
| w_ready | Output    | Yes      | Active-low write-protect signal to gate data on the write port, before the delayed w_full asserts.                                                                |

# 4.4.6.2. DCFIFO Signals

## **Table 56. DCFIFO Input and Output Ports Description**

| Signal                     | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| w_clk                      | Input     | Yes      | FIFO Write Clock.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| w_aclr                     | Input     | No       | Active-high reset signal that feeds the asynchronous clear pins of $w\_clk$ domain flip-flops. This reset is not synchronized within the IP, and hence, user logic should ensure it is de-asserted synchronously to $w\_clk$ whenever appropriate. This signal only takes effect if USE_ACLR_PORT is enabled.  • $0 = \text{reset}$ inactive  • $1 = \text{reset}$ active                                                            |
| w_sclr                     | Input     | No       | Active-high reset signal that feeds the synchronous clear pins of w_clk domain flip-flops. Reset sequence requirements must be followed.  • 0 = request inactive  • 1 = request active                                                                                                                                                                                                                                               |
| r_clk                      | Input     | Yes      | FIFO Read Clock.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| r_aclr                     | Input     | No       | Active-high reset signal that feeds the asynchronous clear pins of $r\_clk$ domain flip-flops. This reset is not synchronized within the IP, and hence, user logic should ensure it is de-asserted synchronously to $r\_clk$ whenever appropriate. In addition, reset sequence requirements must be followed. This signal only takes effect if USE_ACLR_PORT is enabled.  • $0 = \text{reset}$ inactive  • $1 = \text{reset}$ active |
| r_sclr                     | Input     | No       | Active-high reset signal that feeds the synchronous clear pins of r_clk domain flip-flops. Reset sequence requirements must be followed.  • 0 = reset inactive  • 1 = reset active                                                                                                                                                                                                                                                   |
| w_req                      | Input     | Yes      | FIFO write request. This signal is expected to be inactive during reset.  • 0 = request inactive  • 1 = request active                                                                                                                                                                                                                                                                                                               |
| w_data[FIFO_WIDT<br>H-1:0] | Input     | Yes      | FIFO Write Data. This bus presents the data to be stored into the FIFO when there is a write request. The value is taken by the FIFO only when w_req is active, and the FIFO is not full (i.e. w_full = 1).                                                                                                                                                                                                                          |
| w_full                     | Output    | No       | FIFO Write Full. This signal indicates whether the space remained in the FIFO is about to run-out. When this signal asserts, further w_req is ignored.                                                                                                                                                                                                                                                                               |





| Signal                     | Direction | Required | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                            |           |          | Note: Due to internal pipeline stages to improve Fmax, the actual usable space is a few entries less than that being configured to prevent data loss.  • 0 = FIFO is not full  • 1 = FIFO is (near) full                                                                                                                                                                                                                                                                                                                                                                                            |
| r_req                      | Input     | Yes      | FIFO Read Request / Read Ready. To achieve the highest possible Fmax, the use model of this signal is slightly different from the normal zero read to data ready latency FIFO.  User application is expected to assert this signal at the appropriate time to indicate its readiness to take in data some clock cycles (L) from now. At L clock later, r_valid shall be asserted if there is data available, or de-asserted if there is no data available at r_data port.  This is analogous to the Avalon ST non-zero read latency                                                                 |
|                            |           |          | valid/ready interface semantics and implies enough buffer spaces are allocated in the downstream user application to consume in-flight data.  • L = 5 when RAM_BLK_TYPE is "MLAB"  • L = 6 when RAM_BLK_TYPE is "M20K"  • 0 = read request inactive  • 1 = read request active                                                                                                                                                                                                                                                                                                                      |
| r_data[FIFO_WIDT<br>H-1:0] | Output    | Yes      | FIFO Read Data. This bus presents the data corresponds to each read request, which have taken place some clock cycles earlier. The read data is only valid in the clock cycle when <code>r_valid</code> asserts.                                                                                                                                                                                                                                                                                                                                                                                    |
| r_empty                    | Output    | No       | FIFO Read Empty. Indicate whether there is still data word remained in the FIFO. This effectively is a pipelined version of r_usedw == 0.  This signal may be used by user application for monitoring purpose, or to initiate a series of read requests.  • 0 = RAM block is not empty  • 1 = RAM block is empty                                                                                                                                                                                                                                                                                    |
| r_valid                    | Output    | No       | FIFO Read Data Valid. Indicate whether the data at $r\_data$ output port is valid. Each $r\_valid$ assertion correspond to a previous read request/ready. Due to read request to data ready latency introduced by internal pipeline stages, this signal can still be asserted for several clocks after $r\_empty$ asserts. When $r\_valid$ asserts, data must be taken by the user application; else, it will be lost.  The $r\_valid$ and $r\_req$ interface is analogous to the Avalon ST valid and ready semantics with non-zero read latency.  • $0 = data$ is not valid  • $1 = data$ is valid |
| w_ready                    | Output    | Yes      | Active-low write-protect signal to gate data on the write port, before the delayed w_full asserts.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## 4.4.7. Reset and Clock Schemes

## **4.4.7.1. Clock Domains**

The logic of the FIFO2 Intel FPGA IP core is separated into 2 clock domains internally:

- w\_clk
- r\_clk





For example, in the default IP setting for a DCFIFO, the 2 clock domains are assumed to be asynchronous with proper clock-crossing structure in place.

You can configure the FIFO2 IP core to operate as a SCFIFO by setting the SCFIFO\_MODE parameter to 1. In this mode:

- All revelant clock crossing structure logic are not synthesized.
- Both w\_clk and r\_clk signals are tied together to the same source and timed synchronously.

#### 4.4.7.2. Reset

To maximize Fmax, there are non-resettable flops (or registers) with undefined initial power and reset states. Unless the reset state of a given interface signal is specified, you must not assume the reset the non-resettable flops to be of a specific value during power up or reset. As part of reset sequence, you must ensure that the FIFO internal stale states are flushed before normal operations are started or resumed.

The FIFO2 Intel FPGA IP core exposes both asynchronous and synchronous clear ports per clock domain so that the user application has full control on how reset sequences, such as entering and exiting reset, should work. The clear events for both  $w\_clk$  and  $r\_clk$  clock domains come from the same source so that the logic in both domains are brought into or out of reset together nominally. For example, you can choose to reset the logic in one clock domain such as  $r\_clk$ , instead of  $w\_clk$ . However, some signals such as the FIFO fill level status take time to settle down to the right states. In this case, the user application must ensure those signals do not cause any unintentional side effect.

By default, the FIFO2 Intel FPGA IP core only samples synchronous clear but ignores the asynchronous clear ports. You have the option to turn on **Enable Asynchronous Clear (ACLR)** to enable the synchronous clear feature in the parameter editor of the FIFO2 IP cores. You can also choose to implement only the asynchronous clear reset scheme by tying the synchronous clear ports to their inactive states.

Note:

Non-resettable registers within the IP core require state flushing, even when asynchronous clear ports are used.





#### 4.4.7.2.1. FIFO2 Intel FPGA IP Reset Guidelines

Use the following guidelines to provide a proper reset to the FIFO Intel FPGA IP core:

- Asynchronous clear is treated as a global IP reset event, and has the highest priority.
- If both asynchronous clear and synchronous clear are implemented:
  - When asynchronous clear asserts, the associated synchronous clear (for the clock domain) must also be asserted.
  - Asynchronous clear must be de-asserted first before synchronous clear (for the clock domain) de-asserts. Use synchronous clear to control when the IP should be out ofreset.
  - The asynchronous clear duration may be as short as 1 clock, but the synchronous clear must last for at least 32\* slow clock cycles (clock must be toggling) to ensure all IP internal stale states are flushed.
- If only asynchronous or synchronous clear is implemented, the clear assertion duration must last for at least 32\* slow clock cycles (clock must be toggling) to ensure all IP internal stale states are flushed.
- All clocks must be toggling valid for some time before asynchronous or synchronous clear deassertion.
- As some reset signals are internally pipelined, write operations must not be started within 8\* clocks after reset de-assertion.

#### Figure 49. Reset Behavior

This figure shows the reset behavior of the FIFO2 Intel FPGA IP core.



#### Notes:

- 1. If used, assert w\_aclr and r\_aclr signals nominally at the same time.
- 2. Assert the associated  $*\_$ sclr signal when when  $*\_$ aclr signal is asserted.
- Clocks must toggle the valid data for more than 32 slow clocks before \*\_sclr de-assertion to make sure that stale states are flushed.







# 5. Intel Stratix 10 Embedded Memory Design Example

## 5.1. FIFO and FIFO2 Design Example

You can use this design example as a reference on how to instantiate the FIFO and FIFO2 Intel FPGA IP cores and what behavior to expect in a simulation.

## **5.1.1.** Generating the Design Example

- 1. Download the design example from Design Store.
- Using the Intel Quartus Prime Pro Edition software, restore the file by selecting Open Project and select the .par file. Click OK to load the project
- Once the project is successfully loaded, go to IP component tab in Project
   Navigator pane. Double-click the FIFO Intel FPGA IP core (fifol) to open the IP
   Parameter Editor to examine the IP configuration and regenerate the FIFO IP files.



4. In the IP Parameter Editor window, ensure that following parameters are set correctly:

| Parameter                    | Value                |
|------------------------------|----------------------|
| How wide should the FIFO be? | 20 bits              |
| How deep should the FIFO be? | 32 words             |
| Read and Write Clock         | Single clock         |
| Signals                      | full, empty, usedw[] |
| Use Asynchronous Clear       | Yes                  |
| Use Synchronous Clear        | Yes                  |
| Memory Block Type            | MLAB                 |
| FIFO mode                    | Normal               |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered





- To generate HDL files for this IP core, click **Generate HDL**. The **Generation** dialog box appears.
- 6. Specify output file generation options, and then click **Generate**. The synthesis and simulation files generate according to your specifications.



- 7. Repeat steps 3 to 6 for FIFO2 Intel FPGA IP core (fifo2) to examine the IP configuration and regenerate the FIFO2 IP files.
- 8. Once the HDL file generation for both FIFO and FIFO2 Intel FPGA IP is completed, click Tools ➤ Generate Simulator Setup Script for IP to generate a combined simulator setup script that automatically source all the required library files for the FIFO and FIFO2 IP simulation. Use the default directory and click OK to generate the file.

#### **Related Information**

Getting Started with the Design Store

## 5.1.2. Simulating the Design Example





- Launch ModelSim to proceed with simulation. In ModelSim, change directory to the path where you saved this project by going to <file>-<change directory>.
- 2. In the Transcript window, input the following command to start simulation.

```
source sim_top.tcl
```

The Tcl script compiles all the source files and library files, and start the simulation.

#### 5.1.2.1. Simulation Results

The simulation result of the design example shows the comparison of behavior between FIFO and FIFO2 Intel FPGA IP cores.

Note:

The signal names used in this design example for both FIFO and FIFO2 Intel FPGA IP cores are defined with reference to the FIFO input and output ports.

### Part 1 (0 - 100 ns)

This section of the simulation shows the read-after-write operation with an invalid reset condition for FIFO2. FIFO2 requires a reset period of 32 cycles. As a result, some signals cannot return to their known states with only two clock cycles of reset. This causes FIFO2 unable to operate as expected. In contrast, FIFO demonstrates a correct write-then-read operation because FIFO only requires a minimum of one clock cycle of reset.

## Figure 50. Part 1—Read-after-write Operation of FIFO



## Part 2 (100 - 480 ns)

This section of the simulation shows FIFO2 operation with a valid reset scheme, followed by a write-then-read operation. After 32 cycles of reset, all signals return to known states. An 8 cycles of wait is also required before any operation.





Figure 51. Part 2—Valid Reset Scheme for FIFO2



Figure 52. Write Operation



Notes to Figure 52 on page 113:

- usedw signal: After the write request signal (e.g., i\_wrreq) is asserted, the usedw signal of FIFO (e.g., o\_usedw1) starts counting as data is being stored into FIFO. For FIFO2, it has usedw signal on both write (e.g., o\_w\_usedw2) and read (o\_r\_usedw2) sides. The write usedw starts counting after 3 cycles of delay, and it takes another 8 cycles to update the read usedw signal.
- Full and empty signals: The FIFO full signal (e.g., o\_full1) asserts high after the memory of FIFO is full. The FIFO2 full signal (e.g., o\_full2) is asserted high on the same cycle as the o\_w\_usedw2 signal, which indicates that the memory is full. Note that when the three cycles before the full signal is asserted, the ready signal is already asserted low, which is an expected pipeline behavior of FIFO2. The FIFO empty signal (e.g., o\_empty1), which has only one clock cycle of latency, asserts low after the first data is being written into memory. In contrast, FIFO2 takes three cycles of delay to indicate that its empty signal (e.g., o\_empty2) has turned not-empty, after the o\_r\_usedw2 signal is risen to 1.



Figure 53. Read Operation



Notes to Figure 53 on page 114:

• On the read operation, the FIFO o\_usedw1 signal is reflected on same positive clock edge with the read request signal. For FIFO2, two cycles of latency is observed before it is reflected on the o\_r\_usedw2 signal. It also takes another 9 cycles of propagation from o\_r\_usedw2 to o\_w\_usedw2.

Figure 54. FIFO Full Condition



Notes to Figure 54 on page 114:



 Ready signal: After a valid reset scheme, the FIFO2 ready signal (e.g., o\_ready2) asserts high, which indicates that it is ready for the write operation.

Note: FIFO does not have this signal.

• Valid signal: The FIFO2 valid signal (e.g., o\_valid2) is to indicate that the data being read out is valid. In the case of a valid read operation, the o\_valid2 signal will assert high after two cycles of delay, with the assertion of the read request (e.g., i\_rdreq) signal.

Note: FIFO does not have this signal.

#### Part 3 (480 - 700 ns)

This section of the simulation showcases a valid reset condition, followed by a readduring-write operation. After reset, the write request signal (e.g.,  $i\_wrreq$ ) asserts high. After a few cycles later, the  $i\_rdreq$  signal also asserts high. For FIFO, the number of used word maintains while the data is being read out, which follows an expected behavior. Note that in this case, FIFO2 has no data being read out because the  $o\_empty2$  signal is not asserted low. Therefore, it is not a valid read operation for FIFO2.

### Part 4 (700 ns and onwards)

This section of the simulation observes the behaviour of FIFO and FIFO2 under different scenario. When the FIFO2  $o\_r\_usedw2$  signal counts down to 2, the  $o\_empty2$  signal asserts high and undergoes an internal check. After two cycles, the  $o\_empty2$  signal goes back to a not-empty state after the status is validated. This mechanism is specially designed for FIFO2 according to its multiple pipeline nature.





## **6. Intel Stratix 10 Embedded Memory User Guide Archives**

If an IP core version is not listed, the user guide for the previous IP core version applies.

| IP Core Version | User Guide                                  |  |
|-----------------|---------------------------------------------|--|
| 18.1            | Intel Stratix 10 Embedded Memory User Guide |  |
| 18.0            | Intel Stratix 10 Embedded Memory User Guide |  |
| 17.1            | Intel Stratix 10 Embedded Memory User Guide |  |
| 17.0            | Intel Stratix 10 Embedded Memory User Guide |  |





# 7. Document Revision History for the Intel Stratix 10 Embedded Memory User Guide

| Document Version | Intel Quartus<br>Prime Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2019.11.19       | 19.1                           | Updated Table: Mixed Port Read-During-Write Output Behaviors:  Updated the Output Data when Read-During-Write value of the constrained_dont_care and dont_care parameters from "New data" to "Don't care".  Added a footnote to state that the output data is "don't care" because the IP does not guarantee metastability for the output data when read-during-write.  Updated the FIFO Intel FPGA IP section.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2019.10.17       | 19.1                           | <ul> <li>Added new Topic—Avoid Providing Non-Deterministic Input.</li> <li>Added a note to the RAM and ROM Interface Signals topic.</li> <li>Updated the description for refelk signal in Table: eSRAM Intel FPGA IP Input and Output Signals.</li> <li>Updated Table: Intel Stratix 10 Memory IP Cores.</li> <li>Updated Table: RAM: 2-PORT Intel FPGA IP Parameter Settings:         <ul> <li>Updated the legal values and description for What clocking method would you like to use?.</li> <li>Updated the description for Enable Error Correction Check (ECC).</li> </ul> </li> <li>Updated Table: Parameters for altera_syncram.</li> </ul>                                                                                                                                                                                                          |
| 2019.08.15       | 19.1                           | <ul> <li>Updated the legal values and description for the What should the 'q' output be when reading from a memory location being written to? parameter in Table: RAM: 1-PORT Intel FPGA IP Parameters Description.</li> <li>Updated the description for the Get x's for write masked bytes instead of old data when byte enable is used parameter in Table: RAM: 1-PORT Intel FPGA IP Parameters Description.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2019.04.01       | 19.1                           | <ul> <li>Updated the Byte Enable in Intel Stratix 10 Embedded Memory Blocks topic.</li> <li>Updated Table: Byte Enable Controls in ×40 Data Width (M20K).</li> <li>Updated the Customize Read-During-Write Behavior topic.</li> <li>Updated the description for M20K blocks in the Memory Blocks Error Correction Code Support topic.</li> <li>Updated Table: RAM: 2-PORT Intel FPGA IP Parameter Settings to add notes to the Use clock enable for output registers (Clock Enables) and q_a port (Sclr Options) options.</li> <li>Updated Table: RAM: 1-PORT Intel FPGA IP Parameters Settings:         <ul> <li>Added notes to the Use clock enable for output registers (Clock Enables) and q_a port (Sclr Options) options.</li> <li>Updated the legal values and description for the Set the maximum block depth to parameter.</li> </ul> </li> </ul> |
|                  |                                | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Intel Corporation. All rights reserved. Agilex, Altera, Arria, Cyclone, Enpirion, Intel, the Intel logo, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

9001:2015 Registered



## UG-S10MEMORY | 2019.11.19

| <b>Document Version</b> | Intel Quartus<br>Prime Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                                | <ul> <li>Updated Table: RAM: 2-PORT Intel FPGA IP Parameters Settings to update the legal values for the Set the maximum block depth to parameter.</li> <li>Updated Table: RAM: 4-PORT Intel FPGA IP Parameters Settings to update the legal values for the Set the maximum block depth to parameter.</li> <li>Made editorial and typographical updates throughout the document.</li> </ul>                                                                                                                  |
| 2018.12.24              | 18.1                           | <ul> <li>Added a FIFO and FIFO2 Simulation Design Example section.</li> <li>Updated the note in the <i>True Dual Ports Dual Clock Emulator</i> topic.</li> <li>Added a note to <i>Consider the Memory Block Selection</i> topic.</li> <li>Updated the <i>Changing Parameter Settings Manually</i> topic.</li> <li>Made minor topic restructuring to the <i>Intel Stratix 10 Embedded Memory Architecture and Features</i> and the <i>On Chip Memory RAM and ROM Intel FPGA IP Cores</i> sections.</li> </ul> |
| 2018.10.24              | 18.1                           | <ul> <li>Added a new topic: Initial Value of Read and Write Address Registers.</li> <li>Updated True Dual Ports Dual Clock Emulator topic:         <ul> <li>Updated the description for this topic.</li> <li>Updated Table: Differences between Intel Arria 10 TDP Dual Clock Mode and Intel Stratix 10 Emulated TDP Dual Clock Mode to correct the device support for sclr.</li> <li>Updated the following figures:</li></ul></li></ul>                                                                     |



# (intel

| Output the following IP cores as per Intel rebranding:  "RAM: 1-PORT" IP core to "RAM: 1-PORT Intel FPGA IP"  "RAM: 2-PORT" IP core to "RAM: 2-PORT Intel FPGA IP"  "RAM: 4-PORT" IP core to "RAM: 4-PORT Intel FPGA IP"  "RAM: 4-PORT" IP core to "RAM: 4-PORT Intel FPGA IP"  "ROM: 1-PORT" IP core to "ROM: 1-PORT Intel FPGA IP"  "ROM: 2-PORT" IP core to "ROM: 2-PORT Intel FPGA IP"  "Intel Stratix 10 Native eSRAM" IP core to "eSRAM Intel F  "FIFO" IP core to "FIFO Intel FPGA IP"  "FIFO2" IP core to "FIFO2 Intel FPGA IP"  Added new topics:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - ECC Read-During-Write Behavior - Forwarding Logic  Updated Table: Intel Stratix 10 Embedded Memory Features: - Added Force-to-Zero support information - Removed packed mode feature.  Updated Table: Embedded Memory Capacity and Distribution Stratix 10 Devices to remove redundant table content on Into 10 MX1650 and MX2100.  Updated the Memory Blocks Error Correction Code Support to Updated the description for the ECC Feature Updated the ECC Status flag signals for eSRAM blocks - Updated the ECC Parity Flip topic to correct the parity bit seq double-adjacent-error correction.  Updated the Error Correction Code Truth Table topic: - Updated the Error Correction Code Truth Table for eSRAM Updated the Force-to-Zero topic Updated the Gherent Read Memory topic: - Renamed topic title from Coherent Read to Coherent Read Added new Figures: Coherent Read with Unregistered Out Coherent Read with Registered Output Removed Figures: I-level Pipelining Waveform and 2-leve Pipelining Waveform and | el FPGA IP"  el FPGA IP"  el FPGA IP"  es:  ion in Intel Intel Stratix  t topic:  sequence for  .  dead Memory Output and  evel  for Each node mode o  tratix 10.  did signal.  etions topic: configurations and tratively ization topic. ks in Same- |





UG-S10MEMORY | 2019.11.19

| Document Version | Intel Quartus<br>Prime Version | Changes                                                                                                                                                                         |
|------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                                | Added a Table: Mixed Port Read-During-Write Output Behaviors.                                                                                                                   |
|                  |                                | Updated the RAM and ROM Intel FPGA IP Core chapter:                                                                                                                             |
|                  |                                | <ul> <li>Added Changing Parameter Settings Manually and RAM and ROM<br/>Parameters subtopics.</li> </ul>                                                                        |
|                  |                                | — Updated Tables:                                                                                                                                                               |
|                  |                                | RAM: 1-PORT Intel FPGA IP Core Parameter Settings                                                                                                                               |
|                  |                                | RAM: 2-PORT Intel FPGA IP Core Parameter Settings                                                                                                                               |
|                  |                                | RAM: 4-PORT Intel FPGA IP Core Parameter Settings                                                                                                                               |
|                  |                                | ROM: 2-PORT Intel FPGA IP Core Parameter Settings                                                                                                                               |
|                  |                                | ROM: 2-PORT Intel FPGA IP Core Parameter Settings                                                                                                                               |
|                  |                                | Interface Signals of the RAM and ROM Intel FPGA IP Cores                                                                                                                        |
|                  |                                | Updated the eSRAM Intel FPGA IP                                                                                                                                                 |
|                  |                                | Updated Table: eSRAM Specifications:                                                                                                                                            |
|                  |                                | Added a footnote to the clock frequency feature.                                                                                                                                |
|                  |                                | <ul> <li>Corrected the clock frequency value of -2 speed grade from 200<br/>MHz - 650 MHz to 200 MHz - 640 MHz.</li> </ul>                                                      |
|                  |                                | <ul> <li>Updated the write latency value from 0 to 0 + 1.</li> </ul>                                                                                                            |
|                  |                                | <ul> <li>Added a footnote to the write latency feature.</li> </ul>                                                                                                              |
|                  |                                | <ul> <li>Updated Table: eSRAM Intel FPGA IP Core Parameter Editor:<br/>Channel Tab.</li> </ul>                                                                                  |
|                  |                                | <ul> <li>Updated Table: eSRAM Intel FPGA IP Core Input and Output<br/>Signals:</li> </ul>                                                                                       |
|                  |                                | <ul> <li>Added a new interface signal—iopll_lock2core.</li> </ul>                                                                                                               |
|                  |                                | <ul> <li>Updated the width of the esram2f_clk signal from 2 to 1.</li> </ul>                                                                                                    |
|                  |                                | <ul> <li>Updated the description of the esram2f_clk signal.</li> </ul>                                                                                                          |
|                  |                                | <ul> <li>Updated the width of c<channel_number>_data_0 signal from<br/>'72 or 64' to '1-72'.</channel_number></li> </ul>                                                        |
|                  |                                | <ul> <li>Updated the eSRAM Intel FPGA IP Simulation Walkthrough topic.</li> </ul>                                                                                               |
|                  |                                | Updated FIFO Intel FPGA IP chapter:                                                                                                                                             |
|                  |                                | <ul> <li>Added Reset Scheme subtopic.</li> </ul>                                                                                                                                |
|                  |                                | Updated the FIFO2 Intel FPGA IP chapter:                                                                                                                                        |
|                  |                                | <ul> <li>Updated Table: Differences between FIFO and FIFO2 Intel FPGA IP<br/>Cores to remove the reset scheme feature.</li> </ul>                                               |
|                  |                                | — Updated Table: FIFO2 Specifications:                                                                                                                                          |
|                  |                                | <ul> <li>Added a footnote for M20K of the Error Checking and Correcting<br/>(ECC) feature.</li> </ul>                                                                           |
|                  |                                | <ul> <li>Updated the description for MLAB of the Targeted Performance<br/>feature.</li> </ul>                                                                                   |
|                  |                                | <ul> <li>Renamed topic title FIFO2 User-Configurable Parameters to FIFO2<br/>Parameter Settings.</li> </ul>                                                                     |
|                  |                                | <ul> <li>Updated Figure: FIFO2 IP Core Input and Output Signals.</li> </ul>                                                                                                     |
|                  |                                | <ul> <li>Updated Tables: SCFIFO Input and Output Ports Description and<br/>DCFIFO Input and Output Ports Description to include descriptions<br/>for w_ready signal.</li> </ul> |
|                  |                                | Updated for latest Intel branding standards.                                                                                                                                    |
|                  |                                | Made editorial updates throughout the document.                                                                                                                                 |





| Date          | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2017 | 2017.12.04 | Updated the "Embedded Memory Capacity and Distribution in Intel Stratix 10 Devices" table: Corrected the total RAM Bit (Mbits) for Intel Stratix 10 GX, Intel Stratix 10 MX, and Intel Stratix 10 SX variants.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| November 2017 | 2017.11.06 | Added a new feature—True Dual Ports Dual Clock Emulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | Updated the Intel Stratix 10 Embedded Memory Features topic: Updated the number of banks for each channel in the eSRAM blocks from 40 banks to 42 banks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | Updated the "Intel Stratix 10 Embedded Memory Features" table:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |            | <ul> <li>Updated the description for eSRAM for the Mixed-port read-during-<br/>write and coherent read features.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|               |            | <ul> <li>Added freeze logic, hardware behavior, and TDP dual clock emulator<br/>features.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| l             |            | Updated the "Embedded Memory Capacity and Distribution in Intel<br>Stratix 10 Devices" table:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               |            | <ul> <li>Updated eSRAM block and RAM (Bit) values for Intel Stratix 10 GX<br/>and Intel Stratix 10 SX variants.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               |            | <ul> <li>Added embedded memory capacity information for Intel Stratix 10 MX variant.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |            | <ul> <li>Updated the values of M20K and MLAB RAM Bits, and total RAM bits<br/>for TX1650 and TX2100 product lines for Intel Stratix 10 TX variant.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               |            | Updated the Byte Enable in Intel Stratix 10 Embedded Memory Blocks topic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               |            | Updated the Data Byte Output subtopic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|               |            | Updated the Asynchronous Clear and Synchronous Clear topic:     Updated the topic description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |            | <ul> <li>Updated Figures: "Behavior of Asynchronous Clear and Synchronous<br/>Clear In Registered Mode" and "Behavior for Asynchronous Clear and<br/>Synchronous Clear In Unregistered Mode".</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | Updated the Memory Blocks Error Correction Code Support topic:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |            | <ul> <li>Added a feature for memory blocks error correction code support—</li> <li>ECC Parity Flip.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |            | Updated the description of the eSRAM Blocks.      Added "ECC Status Flags Truth Table for eSRAM" table in the <i>Error</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|               |            | Correction Code Truth Table subtopic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|               |            | Updated the Embedded Memory Operating Modes topic;  Program of training Little Chapter 10 Feet and of Memory Compared ID.  On the |
|               |            | <ul> <li>Renamed topic as Intel Stratix 10 Embedded Memory Supported IP<br/>Cores.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               |            | <ul> <li>Updated "Intel Stratix 10 Memory IP Cores" table: Added IP Core<br/>column and information for ROM: 2 PORT.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |            | Updated the "Memory Blocks Clocking Modes Supported for Each Memory Mode" table:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |            | <ul> <li>Added Dual-Port ROM memory mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               |            | Added input/output clock mode support for True Dual-Port.  Parameter FTFO means and the support for True Dual-Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |            | <ul> <li>Removed FIFO memory mode.</li> <li>Updated the note for the simple dual-port mode in the <i>Mixed-Width Ratio</i></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|               |            | Configuration topic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|               |            | Updated the "RAM in Mixed-Port Read-During-Write Mode" table:     Added a note to the <i>Don't Care</i> description for the <i>Don't Care</i> mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|               |            | <ul> <li>Added New_a_old_b mode to the table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | <ul> <li>Added new Figure—Mixed-Port Read-During-Write: New_a_old_b<br/>Mode.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|               |            | Updated the RAM: 1-PORT and RAM: 2-PORT IP cores topics in the On-<br>Chip Memory RAM and ROM IP Cores section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|               |            | Updated the "RAM: 2-Port Parameter Setting" table: Added the Emulate TDP dual clock mode option.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|               |            | continued                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |





# 7. Document Revision History for the Intel Stratix 10 Embedded Memory User Guide

| Date         | Version    | Changes                                                                                                                                                                               |
|--------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |            | Updated the "Interface Signals of the Intel Stratix 10 On-Chip Memory<br>RAM and ROM IP Cores" table:                                                                                 |
|              |            | <ul> <li>Updated the direction values for eccencbypass and eccencparity<br/>signals.</li> </ul>                                                                                       |
|              |            | <ul> <li>Added three signals—address2_a, address2_b, and sclr.</li> </ul>                                                                                                             |
|              |            | <ul> <li>Removed four signals: clocken2, clocken3, aclr0, and aclr1.</li> </ul>                                                                                                       |
|              |            | <ul> <li>Updated the description for aclr signal.</li> </ul>                                                                                                                          |
|              |            | Renamed the topic <i>Intel Stratix 10 eSRAM IP Core</i> to <i>Intel Stratix 10 Native eSRAM IP Core</i> to align with Intel Quartus Prime naming.                                     |
|              |            | Added eSRAM IP core references to the <i>Intel Stratix 10 Native eSRAM IP Core</i> topic.                                                                                             |
|              |            | Added FIFO IP core references to the FIFO IP Core topic.                                                                                                                              |
|              |            | Added FIFO2 IP core references to the FIFO2 IP Core topic.                                                                                                                            |
|              |            | Updated for latest branding standards.                                                                                                                                                |
|              |            | Made editorial updates throughout the document.                                                                                                                                       |
| May 2017     | 2017.05.08 | Removed parity bit support for MLAB blocks under the Error Correction<br>Code (ECC) support feature in the Intel Stratix 10 Embedded Memory<br>Features table.                        |
|              |            | Updated the descriptions for M20K and MLAB blocks under Error<br>Correction code (ECC) support feature in the Intel Stratix 10 Embedded<br>Memory Features table.                     |
|              |            | Updated the Embedded Memory Capacity and Distribution in Intel Stratix     Devices table to remove TX4500 and TX5500, which are no longer part of Intel Stratix 10 TX variant.        |
|              |            | Updated the Byte Enable Controls in ×10 Data Width (MLAB) table.                                                                                                                      |
|              |            | Removed parity bit support for MLAB blocks in the Parity Bit topic.                                                                                                                   |
|              |            | Added notes to the Supported Embedded Memory Block Configurations<br>table in the Intel Stratix 10 Embedded Memory Configurations topic.                                              |
|              |            | Added Mixed-Width Ratio Configurations topic.                                                                                                                                         |
|              |            | Added Freeze Logic topic.                                                                                                                                                             |
|              |            | <ul> <li>Added the Implement clock-enable circuitry for use in a partial<br/>reconfiguration region option for the RAM: 1-PORT, RAM: 2-PORT, and<br/>RAM: 4-PORT IP cores.</li> </ul> |
|              |            | Removed the Use different data widths on different ports option from<br>RAM: 4-Port Parameter Settings table because this option is not available<br>in RAM: 4-Port.                  |
|              |            | Added Hardware Behavior topic.                                                                                                                                                        |
|              |            | Added figures for the Coherent Read topic.                                                                                                                                            |
|              |            | Updated the feature description for ROM: 1-PORT and ROM: 2-PORT in the table of the On-Chip Memory RAM and ROM IP Cores topic.                                                        |
|              |            | Added ecc_enc_bypass and ecc_enc_parity signals in the Interface<br>Signals of the Intel Stratix 10 On-Chip Memory RAM and ROM IP Cores<br>table.                                     |
|              |            | Added Intel Stratix 10 eSRAM IP core topic.                                                                                                                                           |
|              |            | Minor typographical corrections.                                                                                                                                                      |
| October 2016 | 2016.10.31 | Initial release                                                                                                                                                                       |
|              |            |                                                                                                                                                                                       |