

ML510 Dual MicroBlaze Processor Hardware Build

February 2009



#### **Overview**

- Hardware Setup
- Software Requirements
- Download Bootloop Bitstream
- Download Application to MB\_0
- Download Application to MB\_1



Note: This Presentation applies to the ML510

### Xilinx ML510 Board





### **ML510 Dual MB Hardware**

- MB\_0:
  - DDR2 Interface
  - BRAM
  - EMC (Flash)
  - Networking
  - UART
  - Interrupt Controller
  - GPIO
  - SPI
  - IIC
  - Timer
  - System ACE
- MB\_1:
  - DDR2 Interface
  - BRAM
  - Networking
  - UART
  - Interrupt Controller
  - Timer





### **Additional Setup Details**

- Refer to ml510\_overview\_setup.ppt for details on:
  - Software Requirements
  - ML510 Board Setup
    - Equipment and Cables
    - Software
    - Network
  - Terminal Programs
    - This presentation requires the 9600-8-N-1 Baud terminal setup





## **Hardware Setup**

 Connect the Xilinx Platform Cable USB to the ML510 board



- Connect the RS232 null modem cable to the ML510 board
  - Connect to the COM1 and COM2 ports on the ML510 board





### ISE Software Requirement

Xilinx ISE 10.1i SP3 software







### **EDK Software Requirement**

Xilinx EDK 10.1i SP3 software





### **Software Setup**

Start a Terminal Program for each UART:



## **Extracting the Design**

- Unzip the ml510\_dual\_design.zip file
  - This creates ISE and EDK project directories





#### Run Xilinx Platform Studio

- Launch XPS project<design path>\ml510\_bsb\_system.xmp
  - Select Project →Launch EDKShell (1)





### **Download Bitstream**

Download the bitstream:

impact -batch etc/download.cmd

```
bash-2.05$ impact -batch etc/download.cmd
```



## Loading Bootloop into BRAM

- A memory read can be executed to test if bootloop was successfully loaded
  - Select Debug →
     Launch XMD (1)
  - Selectmicroblaze\_0 (2)





### XMD Setup

- The first time XMD runs on a project, the options must be set
  - Click **OK** (1)
  - Click **OK** (2)





Platform Studio



### **Loading Bootloop into BRAM**

XMD opens and connects to the processor, using the default options

```
C:\XILINX_K.31.1.2\EDK\bin\nt\xbash.exe
         0a001093
                                     System_ACE
XC5VFX130T_U
         23300093
                           14
MicroBlaze Processor Configuration :
Interconnect.....PLBv46
MMU Type....No_MMU
No of PC Breakpoints.....1
No of Read Addr/Data Watchpoints...0
No of Write Addr/Data Watchpoints..0
Instruction Cache Support.....off
Data Cache Support......off
Exceptions Support.....off
FPU Support.....off
Hard Divider Support.....off
Hard Multiplier Support.....on - (Mul32)
Barrel Shifter Support.....off
MSR clr/set Instruction Support....on
Compare Instruction Support.....on
Connected to "mb" target. id = 0
Starting GDB server for "mb" target (id = 0) at TCP port no 1234
```



### Loading Bootloop into BRAM

- To execute a memory read, type mrd 0x00000000
- This will read the memory address at the reset vector; the value should be 0xB8000000 as shown below



### TestApp\_Peripheral

 Download and run the TestApp\_Peripheral elf file: dow TestApp\_Peripheral\_0/executable.elf con

```
C:\XILINX K.31.1.2\EDK\bin\nt\xbash.exe
XMD% dow TestApp_Peripheral_0/executable.elf
System Reset .... DONE
Downloading Program -- TestApp_Peripheral_0/executable.elf
        section, .vectors.reset: 0x00000000-0x00000007
        section, .vectors.sw_exception: 0x00000008-0x0000000f
        section, .vectors.interrupt: 0x00000010-0x00000017
        section, .vectors.hw_exception: 0x00000020-0x00000027
        section, .text: 0xa0000000-0xa000ad83
        section, .init: 0xa000ad84-0xa000adab
        section, .fini: 0xa000adac-0xa000adcb
        section, .rodata: 0xa000adcc-0xa000bdd9
        section, .sdata2: 0xa000bdda-0xa000bddf
        section, .data: 0xa000bde0-0xa000bffb
        section, .ctors: 0xa000bffc-0xa000c003
        section, .dtors: 0xa000c004-0xa000c00b
        section, .eh_frame: 0xa000c00c-0xa000c00f
        section, .jcr: 0xa000c010-0xa000c013
        section, .bss: 0xa000c040-0xa0011bfb
        section, .heap: 0xa0011bfc-0xa0013bff
        section, .stack: 0xa0013c00-0xa0015bff
Setting PC with Program Start Address 0x00000000
Info:Processor started. Type "stop" to stop processor
RUNNING> XMD%
```



### Download the Bitstream

 View the output of a successful bitstream download in the terminal window





# **Create 2nd Target in XMD**

• Type targets (1) to view the current target, 0 (2)

```
C:\XILINX_K.31.1.2\EDK\bin\nt\xbash.exe
        section, .text: 0xa0000000-0xa000ad83
        section. .init: 0xa000ad84-0xa000adab
        section. .fini: 0xa000adac-0xa000adcb
        section, .rodata: 0xa000adcc-0xa000bdd9
        section, .sdata2: 0xa000bdda-0xa000bddf
        section, .data: 0xa000bde0-0xa000bffb
        section, .ctors: 0xa000bffc-0xa000c003
        section, .dtors: 0xa000c004-0xa000c00b
        section, .eh_frame: 0xa000c00c-0xa000c00f
        section, .jcr: 0xa000c010-0xa000c013
        section, .bss: 0xa000c040-0xa0011bfb
        section, .heap: 0xa0011bfc-0xa0013bff
        section, .stack: 0xa0013c00-0xa0015bff
Setting PC with Program Start Address 0x00000000
XMD% con
Info:Processor started. Type "stop" to stop processor
RUNNING> XMD% targets
System(0) - Hardware System on FPGA(Device 2) Targets:
        Target(0) - MicroBlaze(1) Debug Target*
```



# **Create 2nd Target in XMD**

- Type connect mb mdm -debugdevice cpunr 2 (1) to connect to the second cpu
- XMD connects to the 2<sup>nd</sup> processor
  - Note that this attaches through port 1235 (2)

```
C:\XILINX_K.31.1.2\EDK\bin\nt\xbash.exe
XMD% connect mb mdm -debugdevice cpunr 2
MicroBlaze Processor Configuration :
Interconnect.....PLBv46
MMU Type......No_MMU
No of PC Breakpoints.....1
No of Read Addr/Data Watchpoints...0
No of Write Addr/Data Watchpoints..0
Instruction Cache Support.....off
Data Cache Support.....off
Exceptions Support.....off
FPU Support.....off
Hard Divider Support.....off
Hard Multiplier Support.....on -
Barrel Shifter Support.....off
MSR clr/set Instruction Support....on
Compare Instruction Support.....on
Connected to "mb" target id = 1
Starting GDB server for "mb" target (id = 1) at TCP port no 1235
```



### Verify Bootloop in BRAM

Type targets again (1); target 1 is now selected (2)



### Verify Bootloop in BRAM

- To execute a memory read, type mrd 0x0000000
- This will read the memory address at the reset vector; the value should be 0xB8000000 as shown below

```
C:\XILINX K.31.1.2\EDK\bin\nt\xbash.exe
                                                                         _ | | ×
No of Read Addr/Data Watchpoints...0
No of Write Addr/Data Watchpoints..0
Instruction Cache Support.....off
Data Cache Support.....off
Exceptions Support.....off
FPU Support.....off
Hard Divider Support.....off
Hard Multiplier Support.....on - (Mul32)
Barrel Shifter Support.....off
MSR clr/set Instruction Support....on
Compare Instruction Support.....on
Connected to "mb" target. id = 1
Starting GDB server for "mb" target (id = 1) at TCP port no 1235
XMD% targets
System(0) - Hardware System on FPGA(Device 2) Targets:
       Target(0) - MicroBlaze(1) Debug Target
       Target(1) - MicroBlaze(2) Debug Target*
XMD% mrd 0x00000000
```



#### **Download ELF File**

Download the 2<sup>nd</sup> TestApp Peripheral ELF file from XMD dow TestApp\_Peripheral\_1/executable.elf
 con

```
C:\XILINX K.31.1.2\EDK\bin\nt\xbash.exe
XMD% dow TestApp_Peripheral_1/executable.elf
System Reset .... DONE
Downloading Program -- TestApp_Peripheral_1/executable.elf
        section, .vectors.reset: 0x00000000-0x00000007
        section, .vectors.sw_exception: 0x00000008-0x0000000f
        section, .vectors.interrupt: 0x00000010-0x00000017
        section, .vectors.hw_exception: 0x00000020-0x00000027
        section, .text: 0xa0000000-0xa000700f
        section, .init: 0xa0007010-0xa0007033
        section, .fini: 0xa0007034-0xa000704f
        section, .rodata: 0xa0007050-0xa0007cfd
        section, .sdata2: 0xa0007cfe-0xa0007cff
        section, .data: 0xa0007d00-0xa0007e97
        section, .ctors: 0xa0007e98-0xa0007e9f
        section, .dtors: 0xa0007ea0-0xa0007ea7
        section, .eh_frame: 0xa0007ea8-0xa0007eab
        section, .jcr: 0xa0007eac-0xa0007eaf
        section, .bss: 0xa0007ec0-0xa000d933
        section, .heap: 0xa000d934-0xa000f937
        section, .stack: 0xa000f938-0xa0011937
Setting PC with Program Start Address 0x00000000
Info:Processor started. Type "stop" to stop processor
RUNNING> XMD%
```



#### Download the Bitstream

 View the output of a successful bitstream download in the terminal window

```
Tera Term - COM3 VT

File Edit Setup Control Window Help

-- Entering main() --

Runnning IntcSelfTestExample() for xps_intc_1...
IntcSelfTestExample PASSED
Intc Interrupt Setup PASSED

Running TemacSgDmaIntrExample() for Hard_Ethernet_MAC...
Warning: This example could take minutes to complete without I-cache enabled
Iemac Interrupt Test PASSED.

Running ImrCtrSelfTestExample() for xps_timer_1...
ImrCtrSelfTestExample PASSED

Running Interrupt Test for xps_timer_1...
Timer Interrupt Test PASSED

-- Exiting main() --
```



- Virtex-5
  - Silicon Devices<a href="http://www.xilinx.com/products/silicon\_solutions">http://www.xilinx.com/products/silicon\_solutions</a>
  - Virtex-5 Multi-Platform FPGA
     <a href="http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5">http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5</a>
  - Virtex-5 Family Overview: LX, LXT, SXT, and FXT Platforms
     <a href="http://www.xilinx.com/support/documentation/data\_sheets/ds100.pdf">http://www.xilinx.com/support/documentation/data\_sheets/ds100.pdf</a>
  - Virtex-5 FPGA DC and Switching Characteristics Data Sheet
     <a href="http://www.xilinx.com/support/documentation/data\_sheets/ds202.pdf">http://www.xilinx.com/support/documentation/data\_sheets/ds202.pdf</a>



- Virtex-5
  - Virtex-5 FPGA User Guide
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug190.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug190.pdf</a>
  - Virtex-5 FPGA Configuration User Guide
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug191.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug191.pdf</a>
  - Virtex-5 System Monitor User Guide
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug192.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug192.pdf</a>
  - Virtex-5 Packaging and Pinout Specification
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug195.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug195.pdf</a>



- Virtex-5 RocketIO
  - RocketIO GTP Transceivers
     <a href="http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5/capabilities/RocketIO\_GTP.htm">http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5/capabilities/RocketIO\_GTP.htm</a>
  - RocketIO GTX Transceivers
     <a href="http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5/capabilities/RocketIO\_GTX.htm">http://www.xilinx.com/products/silicon\_solutions/fpgas/virtex/virtex5/capabilities/RocketIO\_GTX.htm</a>
  - RocketIO GTP Transceiver User Guide UG196
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug196.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug196.pdf</a>
  - RocketIO GTX Transceiver User Guide UG198
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug198.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug198.pdf</a>



- Design Resources
  - ISE Development Tools and IP <a href="http://www.xilinx.com/ise">http://www.xilinx.com/ise</a>
  - Integrated Software Environment (ISE) Foundation Resources
     <a href="http://www.xilinx.com/ise/logic\_design\_prod/foundation.htm">http://www.xilinx.com/ise/logic\_design\_prod/foundation.htm</a>
  - ISE Manuals<a href="http://www.xilinx.com/support/software\_manuals.htm">http://www.xilinx.com/support/software\_manuals.htm</a>
  - ISE Development System Reference Guide
     <a href="http://toolbox.xilinx.com/docsan/xilinx10/books/docs/dev/dev.pdf">http://toolbox.xilinx.com/docsan/xilinx10/books/docs/dev/dev.pdf</a>
  - ISE Development System Libraries Guide
     http://toolbox.xilinx.com/docsan/xilinx10/books/docs/virtex5\_hdl/virtex5\_hdl.pdf

- Additional Design Resources
  - Customer Support<a href="http://www.xilinx.com/support">http://www.xilinx.com/support</a>
  - Xilinx Design Services:<a href="http://www.xilinx.com/xds">http://www.xilinx.com/xds</a>
  - Titanium Dedicated Engineering:
     <a href="http://www.xilinx.com/titanium">http://www.xilinx.com/titanium</a>
  - Education Services:<a href="http://www.xilinx.com/education">http://www.xilinx.com/education</a>
  - Xilinx On Board (Board and kit locator):
     <a href="http://www.xilinx.com/xob">http://www.xilinx.com/xob</a>

- Platform Studio
  - Embedded Development Kit (EDK) Resources
     <a href="http://www.xilinx.com/edk">http://www.xilinx.com/edk</a>
  - Embedded System Tools Reference Manual
     <a href="http://www.xilinx.com/support/documentation/sw\_manuals/edk10\_est\_rm.pdf">http://www.xilinx.com/support/documentation/sw\_manuals/edk10\_est\_rm.pdf</a>
  - EDK Concepts, Tools, and Techniques
     <a href="http://www.xilinx.com/support/documentation/sw\_manuals/edk\_ctt.pdf">http://www.xilinx.com/support/documentation/sw\_manuals/edk\_ctt.pdf</a>



- PowerPC 440
  - PowerPC 440 Processor<a href="http://www.xilinx.com/powerpc">http://www.xilinx.com/powerpc</a>
  - Embedded Processor Block in Virtex-5 FPGAs Reference Guide UG200
     <a href="http://www.xilinx.com/support/documentation/user\_guides/ug200.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug200.pdf</a>
  - PPC440 Virtex-5 Wrapper DS621
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/</a>jpc440\_virtex5.pdf
  - DDR2 Memory Controller for PowerPC 440 Processors DS567
     <a href="http://www.xilinx.com/support/documentation/data\_sheets/ds567.pdf">http://www.xilinx.com/support/documentation/data\_sheets/ds567.pdf</a>



- MicroBlaze
  - MicroBlaze Processor<a href="http://www.xilinx.com/microblaze">http://www.xilinx.com/microblaze</a>
  - MicroBlaze Processor Reference Guide UG081
     <a href="http://www.xilinx.com/support/documentation/sw\_manuals/mb\_ref\_guide.pdf">http://www.xilinx.com/support/documentation/sw\_manuals/mb\_ref\_guide.pdf</a>

- Memory Solutions
  - Demos on Demand Memory Interface Solutions with Xilinx FPGAs
     <a href="http://www.demosondemand.com/clients/xilinx/001/page\_new2/index.asp#35">http://www.demosondemand.com/clients/xilinx/001/page\_new2/index.asp#35</a>
  - Xilinx Memory Corner
     <a href="http://www.xilinx.com/products/design\_resources/mem\_corner">http://www.xilinx.com/products/design\_resources/mem\_corner</a>
  - Additional Memory Resources
     <a href="http://www.xilinx.com/support/software/memory/protected/index.htm">http://www.xilinx.com/support/software/memory/protected/index.htm</a>
  - Xilinx Memory Interface Generator (MIG) 2.2 User Guide
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/ug086.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/ug086.pdf</a>
  - Memory Interfaces Made Easy with Xilinx FPGAs and the Memory Interface Generator
     <a href="http://www.xilinx.com/support/documentation/white\_papers/wp260.pdf">http://www.xilinx.com/support/documentation/white\_papers/wp260.pdf</a>



- ChipScope Pro
  - ChipScope Pro 10.1i Serial IO Toolkit User Manual
     <a href="http://www.xilinx.com/ise/verification/chipscope\_pro\_siotk\_10\_1\_ug213.pdf">http://www.xilinx.com/ise/verification/chipscope\_pro\_siotk\_10\_1\_ug213.pdf</a>
  - ChipScope Pro 10.1i ChipScope Pro Software and Cores User Guide
     <a href="http://www.xilinx.com/ise/verification/chipscope">http://www.xilinx.com/ise/verification/chipscope</a> pro sw\_cores 10\_1\_ug029.pdf

#### Ethernet

- Virtex-5 Embedded Tri-Mode Ethernet MAC Wrapper Data Sheet
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
   v5\_emac\_ds550.pdf
- Virtex-5 Embedded Tri-Mode Ethernet MAC Wrapper Getting Started Guide <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a> v5 emac\_gsg340.pdf
- Virtex-5 Tri-Mode Ethernet Media Access Controller User Guide
   <a href="http://www.xilinx.com/support/documentation/user\_guides/ug194.pdf">http://www.xilinx.com/support/documentation/user\_guides/ug194.pdf</a>
- LightWeight IP (lwIP) Application Examples XAPP1026
   <a href="http://www.xilinx.com/support/documentation/application\_notes/xapp1026.pdf">http://www.xilinx.com/support/documentation/application\_notes/xapp1026.pdf</a>

- PLB v4.6 IP
  - Processor Local Bus (PLB) v4.6 Data Sheet DS531
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/plb\_v46.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/plb\_v46.pdf</a>
  - Multi-Port Memory Controller (MPMC) DS643
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/mpmc.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/mpmc.pdf</a>
  - XPS Multi-CHannel External Memory Controller (XPS MCH EMC) DS575
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
     <a href="mailto:xps\_mch\_emc.pdf">xps\_mch\_emc.pdf</a>
  - XPS LocalLink TEMAC DS537
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_ll\_temac.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_ll\_temac.pdf</a>
  - XPS LocalLink FIFO DS568
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_ll\_fifo.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_ll\_fifo.pdf</a>



- PLB v4.6 IP
  - XPS IIC Bus Interface DS606
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_iic.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_iic.pdf</a>
  - XPS SYSACE (System ACE) Interface Controller DS583
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_sysace.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_sysace.pdf</a>
  - XPS Timer/Counter DS573
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_timer.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_timer.pdf</a>
  - XPS Interrupt Controller DS572
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_intc.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_intc.pdf</a>
  - Using and Creating Interrupt-Based Systems Application Note
     <a href="http://www.xilinx.com/support/documentation/application\_notes/xapp778.pdf">http://www.xilinx.com/support/documentation/application\_notes/xapp778.pdf</a>



- PLB v4.6 IP
  - XPS General Purpose Input/Output (GPIO) DS569
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_gpio.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_gpio.pdf</a>
  - XPS External Peripheral Controller (EPC) DS581
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/xps\_epc.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/xps\_epc.pdf</a>
  - XPS 16550 UART DS577
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
     <a href="mailto:xps\_uart16550.pdf">xps\_uart16550.pdf</a>
  - PLBV46 to DCR Bridge Data Sheet DS578
     <a href="http://www.xilinx.com/support/documentation/ip\_documentation/plbv46\_dcr\_bridge.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/plbv46\_dcr\_bridge.pdf</a>



#### IP

- Local Memory Bus Data Sheet DS445
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/lmb\_v10.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/lmb\_v10.pdf</a>
- Block RAM Block Data Sheet DS444
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/bram\_block.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/bram\_block.pdf</a>
- Microprocessor Debug Module Data Sheet DS641
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/mdm.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/mdm.pdf</a>
- LMB Block RAM Interface Controller Data Sheet DS452
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
   <a href="http://www.xilinx.com/support/documentation/">http://www.xilinx.com/support/documentation/</a>
   <a href="http://www.xilinx.com/support/">http://www.xilinx.com/support/</a>
   <a href="http://www.xilinx.com/support/">http://www.xilinx.com/support/</a>
   <a href="http://www.xilinx.com/support/">http://www.xilinx.com/support/</a>
   <a href="http://www.xilinx.
- Device Control Register Bus (DCR) v2.9 Data Sheet DS406
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/dcr\_v29.pdf">http://www.xilinx.com/support/documentation/ip\_documentation/dcr\_v29.pdf</a>



#### IP

- JTAGPPC Controller Data Sheet DS298
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/jtagppc\_cntlr.pdf">http://www.xilinx.com/support/documentation/jp\_documentation/jtagppc\_cntlr.pdf</a>
- Processor System Reset Module Data Sheet DS402
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
   <a href="processor">processor</a> Sysereset.pdf
- Clock Generator v2.0 Data Sheet DS614
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
   clock\_generator.pdf
- Util Bus Split Operation Data Sheet DS484
   <a href="http://www.xilinx.com/support/documentation/ip\_documentation/">http://www.xilinx.com/support/documentation/ip\_documentation/</a>
   util\_bus\_split.pdf



- ML510
  - ML510 Overview<a href="http://www.xilinx.com/ml510">http://www.xilinx.com/ml510</a>
  - ML510 Evaluation Platform User Guide UG356
     <a href="http://www.xilinx.com/support/documentation/boards\_and\_kits/ug356.pdf">http://www.xilinx.com/support/documentation/boards\_and\_kits/ug356.pdf</a>
  - ML510 Reference Design User Guide UG355
     <a href="http://www.xilinx.com/support/documentation/boards\_and\_kits/ug355.pdf">http://www.xilinx.com/support/documentation/boards\_and\_kits/ug355.pdf</a>
  - ML510 Quickstart Tutorial
     <a href="http://www.xilinx.com/products/boards/ml510/docs/ml510\_quickstart.pdf">http://www.xilinx.com/products/boards/ml510/docs/ml510\_quickstart.pdf</a>



- ML510
  - ML510 Schematics
     <a href="http://www.xilinx.com/support/documentation/boards\_and\_kits/ml510\_schematics.pdf">http://www.xilinx.com/support/documentation/boards\_and\_kits/ml510\_schematics.pdf</a>
  - ML510 Bill of Material
     <a href="http://www.xilinx.com/support/documentation/boards\_and\_kits/ml510\_bom.xls">http://www.xilinx.com/support/documentation/boards\_and\_kits/ml510\_bom.xls</a>