# **Chapter 3**

3.1. (a)

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 0 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 0 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1     | 1     | 1 |

(b) #transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates =  $3 \times 2 + 4 \times 8 + 1 \times 10 = 48$ 

3.2. (a) In problem 3.1 the canonical SOP for f is

$$f = \overline{x}_1 \overline{x}_2 x_3 + \overline{x}_1 x_2 \overline{x}_3 + x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 x_3$$

This expression is equivalent to f in Figure P3.2, as derived below.



(b) Assuming the multiplexers are implemented using transmission gates

#transistors = NOT\_gates 
$$\times$$
 2 + MUXes  $\times$  6  
=  $1 \times 2 + 3 \times 6 = 20$ 

3.3. (a) A SOP expression for f in Figure P3.3 is:

$$f = (x_1 \oplus x_2) \oplus x_3$$

$$= (x_1 \oplus x_2) \overline{x}_3 + \overline{(x_1 \oplus x_2)} x_3$$

$$= x_1 \overline{x}_2 \overline{x}_3 + \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 \overline{x}_2 x_3 + x_1 x_2 x_3$$

which is equivalent to the expression derived in problem 3.2.

(b) Assuming the XOR gates are implemented as shown in Figure 3.61b

#transistors = XOR\_gates 
$$\times$$
 8 =  $2 \times 8 = 16$ 

3.4. Using the circuit



The number of transistors needed is 16.

3.5. Using the circuit



The number of transistors needed is 20.

3.6. (a)

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 1 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 1 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1     | 1     | 0 |
|       |       |       |   |

#### (b) The canonical SOP expression is

$$f = \overline{x}_1 \overline{x}_2 \overline{x}_3 + \overline{x}_1 \overline{x}_2 x_3 + \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3$$

The number of transistors required using only AND, OR, and NOT gates is

#transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates  $\times$  12 =  $3 \times 2 + 5 \times 8 + 1 \times 12 = 58$ 

| 3.7. | (a) |
|------|-----|
|      | (~) |

| $x_1 \ x_2 \ x_3 \ x_4$ | f | <br>ι <sub>1</sub> | $x_2$ | $x_3$ | $x_4$ | f |
|-------------------------|---|--------------------|-------|-------|-------|---|
| 0 0 0 0                 | 1 | 1                  | 0     | 0     | 0     | 1 |
| 0 0 0 1                 | 0 | 1                  | 0     | 0     | 1     | 0 |
| 0 0 1 0                 | 0 | 1                  | 0     | 1     | 0     | 0 |
| 0 0 1 1                 | 0 | 1                  | 0     | 1     | 1     | 0 |
| 0 1 0 0                 | 1 | 1                  | 1     | 0     | 0     | 0 |
| 0 1 0 1                 | 0 | 1                  | 1     | 0     | 1     | 0 |
| 0 1 1 0                 | 0 | 1                  | 1     | 1     | 0     | 0 |
| 0 1 1 1                 | 0 | 1                  | 1     | 1     | 1     | 0 |

(b)

$$f = \overline{x}_1 \overline{x}_2 \overline{x}_3 \overline{x}_4 + \overline{x}_1 x_2 \overline{x}_3 \overline{x}_4 + x_1 \overline{x}_2 \overline{x}_3 \overline{x}_4$$
$$= \overline{x}_1 \overline{x}_3 \overline{x}_4 + \overline{x}_2 \overline{x}_3 \overline{x}_4$$

The number of transistors required using only AND, OR, and NOT gates is

#transistors = NOT\_gates 
$$\times$$
 2 + AND\_gates  $\times$  8 + OR\_gates  $\times$  4 =  $4 \times 2 + 2 \times 8 + 1 \times 4 = 28$ 

3.8.



3.9.



## 3.10. Minimum SOP expression for f is

$$f = \overline{x}_2 \overline{x}_3 + \overline{x}_1 \overline{x}_3 + \overline{x}_2 \overline{x}_4 + \overline{x}_1 \overline{x}_4$$
$$= (\overline{x}_1 + \overline{x}_2)(\overline{x}_3 + \overline{x}_4)$$

which leads to the circuit



## 3.11. Minimum SOP expression for f is

$$f = \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

which leads to the circuit



3.12.



3.13.



3.14. (a) Since  $V_{DS} \geq V_{GS} - V_T$  the NMOS transistor is operating in the saturation region:

$$I_D = \frac{1}{2} k'_n \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $10 \frac{\mu A}{V^2} \times 5 \times (5 V - 1 V)^2 = 800 \mu A$ 

(b) In this case  $V_{DS} < V_{GS} - V_T$ , thus the NMOS transistor is operating in the triode region:

$$I_D = k'_n \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$
$$= 20 \frac{\mu A}{V^2} \times 5 \times \left[ (5 V - 1 V) \times 0.2 V - \frac{1}{2} \times (0.2 V)^2 \right] = 78 \mu A$$

3.15. (a) Since  $V_{DS} \leq V_{GS} - V_T$  the PMOS transistor is operating in the saturation region:

$$I_D = \frac{1}{2} k_p' \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $5 \frac{\mu A}{V^2} \times 5 \times (-5 V + 1 V)^2 = 400 \mu A$ 

(b) In this case  $V_{DS} > V_{GS} - V_T$ , thus the PMOS transistor is operating in the triode region:

$$I_D = k_p' \frac{W}{L} \left[ (V_{GS} - V_T) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

$$= 10 \frac{\mu A}{V^2} \times 5 \times \left[ (-5 V + 1 V) \times (-0.2) V - \frac{1}{2} \times (-0.2 V)^2 \right] = 39 \mu A$$

3.16.

$$R_{DS} = 1/\left[k'_n \frac{W}{L}(V_{GS} - V_T)\right]$$
  
=  $1/\left[0.020 \frac{\text{mA}}{\text{V}^2} \times 10 \times (5 \text{ V} - 1 \text{ V})\right] = 1.25 \text{ k}\Omega$ 

3.17.

$$R_{DS} = 1/\left[k'_n \frac{W}{L}(V_{GS} - V_T)\right]$$
  
=  $1/\left[0.040 \frac{\text{mA}}{\text{V}^2} \times 10 \times (3.3 \text{ V} - 0.66 \text{ V})\right] = 947 \Omega$ 

3.18. Since  $V_{DS} < (V_{GS} - V_T)$ , the PMOS transistor is operating in the saturation region:

$$I_{SD} = \frac{1}{2} k'_p \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $50 \frac{\mu A}{V^2} \times (-5 V + 1 V)^2 = 800 \mu A$ 

Hence the value of  $R_{DS}$  is

$$R_{DS} = V_{DS}/I_{DS}$$
  
= 4.8 V/800  $\mu$ A = 6 k $\Omega$ 

3.19. Since  $V_{DS} < (V_{GS} - V_T)$ , the PMOS transistor is operating in the saturation region:

$$I_{SD} = \frac{1}{2} k_p' \frac{W}{L} (V_{GS} - V_T)^2$$
  
=  $80 \frac{\mu A}{V^2} \times (-3.3 \text{ V} + 0.66 \text{ V})^2 = 558 \,\mu\text{A}$ 

Hence the value of  $R_{DS}$  is

$$R_{DS} = V_{DS}/I_{DS}$$
  
= 3.2 V/558  $\mu$ A = 5.7 k $\Omega$ 

3.20. The low output voltage of the pseudo-NMOS inverter can be obtained by setting  $V_x = V_{DD}$  and evaluating the voltage  $V_f$ . First we assume that the NMOS transistor is operating in the triode region while the PMOS is operating in the saturation region. For simplicity we will assume that the magnitude of the threshold voltages for both the NMOS and PMOS transistors are equal, so that

$$V_T = V_{TN} = -V_{TP}$$

The current flowing through the PMOS transistor is

$$I_D = \frac{1}{2} k_p' \frac{W_p}{L_p} (-V_{DD} - V_{TP})^2$$

$$= \frac{1}{2} k_p (-V_{DD} - V_{TP})^2$$

$$= \frac{1}{2} k_p (V_{DD} - V_{TP})^2$$

Similarly, the current going through the NMOS transistor is

$$I_{D} = k'_{n} \frac{W_{n}}{L_{n}} \left[ (V_{x} - V_{TN})V_{f} - \frac{1}{2}V_{f}^{2} \right]$$

$$= k_{n} \left[ (V_{x} - V_{TN})V_{f} - \frac{1}{2}V_{f}^{2} \right]$$

$$= k_{n} \left[ (V_{DD} - V_{T})V_{f} - \frac{1}{2}V_{f}^{2} \right]$$

Since there is only one path for current to flow, we can equate the currents flowing through the NMOS and PMOS transistors and solve for the voltage  $V_f$ .

$$k_p (V_{DD} - V_T)^2 = 2k_n \left[ (V_{DD} - V_T)V_f - \frac{1}{2}V_f^2 \right]$$
  
$$k_p (V_{DD} - V_T)^2 - 2k_n (V_{DD} - V_T)V_f + k_n V_f^2 = 0$$

This quadratic equation can be solved using the standard formula, with the parameters

$$a = k_n, b = -2k_n(V_{DD} - V_T), c = k_p(V_{DD} - V_T)^2$$

which gives

$$V_f = \frac{-b}{2a} \pm \sqrt{\frac{b^2}{4a^2} - \frac{c}{a}}$$

$$= (V_{DD} - V_T) \pm \sqrt{(V_{DD} - V_T)^2 - \frac{k_p}{k_n} (V_{DD} - V_T)^2}$$

$$= (V_{DD} - V_T) \left[ 1 \pm \sqrt{1 - \frac{k_p}{k_n}} \right]$$

Only one of these two solutions is valid, because we started with the assumption that the NMOS transistor is in the triode region while the PMOS is in the saturation region. Thus

$$V_f = (V_{DD} - V_T) \left[ 1 - \sqrt{1 - \frac{k_p}{k_n}} \right]$$

3.21. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
$$= 12 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 192 \mu A$$

(b)

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
= 1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 4 \times (5 \text{ V} - 1 \text{ V})\right] = 1.04 \text{ k}\Omega

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
$$k_n = k_n' \frac{W_n}{L_p} = 240 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{24}{240}} \right]$$
  
= 0.21 V

$$P_D = I_{stat}V_{DD}$$
  
= 192  $\mu$ A × 5 V = 960  $\mu$ W  $\approx 1$ mW

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.21 \text{ V})/0.192 \text{ mA} = 24.9 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{V2} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$ 

The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k'_n \frac{W_n}{L_n} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^2} \times 4 \times 5 \text{ V}} = 0.1 \text{ ns}$ 

3.22. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
$$= 48 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 768 \mu A$$

(b)

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 4 \times (5 \text{ V} - 1 \text{ V})\right] = 1.04 \text{ k}\Omega$ 

$$k_p = k_p' \frac{W_p}{L_n} = 96 \frac{\mu A}{V^2} k_n = k_n' \frac{W_n}{L_n} = 240 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{96}{240}} \right]$$
  
= 0.90 V

$$P_D = I_{stat}V_{DD}$$
  
= 768  $\mu$ A × 5 V = 3840  $\mu$ W  $\approx$  3.8 mW

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.90 \text{ V})/0.768 \text{ mA} = 5.34 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$\begin{array}{lcl} t_{p_{LH}} & = & \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}} \\ & = & \frac{1.7 \times 70 \text{ fF}}{96 \frac{\mu A}{V^2} \times 1 \times 5 \text{ V}} = 0.25 \text{ ns} \end{array}$$

The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k'_n \frac{W_n}{V_n} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^2} \times 4 \times 5 \text{ V}} = 0.1 \text{ ns}$ 

3.23. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
  
=  $12 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 192 \mu A$ 

(b) The two NMOS transistors in series can be considered equivalent to a single transistor with twice the length. Thus

$$\begin{array}{lcl} R_{DS} & = & 1/\left[k_n' \frac{W_n}{L_n} (V_{GS} - V_T)\right] \\ \\ & = & 1/\left[0.060 \, \frac{\mathrm{mA}}{\mathrm{V}^2} \times 2 \times (5 \, \mathrm{V} - 1 \, \mathrm{V})\right] = 2.08 \, \mathrm{k}\Omega \end{array}$$

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
  
$$k_n = k_n' \frac{W_n}{L_n} = 120 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{24}{120}} \right]$$
  
= 0.42 V

$$P_D = I_{stat}V_{DD}$$
  
= 192  $\mu$ A × 5 V = 960  $\mu$ W  $\approx 1$ mW

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.42 \text{ V})/0.192 \text{ mA} = 23.9 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k'_{p} \frac{W_{p}}{L_{p}} V_{DD}}$$
$$= \frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{VW2} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$$

The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k'_{n} \frac{W_{n}}{L_{n}} V_{DD}}$$
$$= \frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^{2}} \times 2 \times 5 \text{ V}} = 0.2 \text{ ns}$$

3.24. (a)

$$I_{stat} = \frac{1}{2} k'_p \frac{W_p}{L_p} (V_{DD} - V_T)^2$$
  
=  $12 \frac{\mu A}{V^2} \times 1 \times (5 V - 1 V)^2 = 192 \mu A$ 

(b) The two NMOS transistors in parallel can be considered equivalent to a single transistor with twice the width. Thus

$$R_{DS} = 1/\left[k'_n \frac{W_n}{L_n} (V_{GS} - V_T)\right]$$
  
=  $1/\left[0.060 \frac{\text{mA}}{\text{V}^2} \times 8 \times (5 \text{ V} - 1 \text{ V})\right] = 520 \Omega$ 

$$k_p = k_p' \frac{W_p}{L_p} = 24 \frac{\mu A}{V^2}$$
$$k_n = k_n' \frac{W_n}{L_n} = 480 \frac{\mu A}{V^2}$$

$$V_{OL} = V_f = (5 \text{ V} - 1 \text{ V}) \left[ 1 - \sqrt{1 - \frac{24}{480}} \right]$$
  
= 0.10 V

$$P_D = I_{stat}V_{DD}$$
  
= 192  $\mu$ A × 5 V = 960  $\mu$ W  $\approx 1$ mW

(e)

$$R_{SDP} = V_{SD}/I_{SD}$$
  
=  $(V_{DD} - V_f)/I_{stat}$   
=  $(5 \text{ V} - 0.10 \text{ V})/0.192 \text{ mA} = 25.5 \text{ k}\Omega$ 

(f) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k'_{p} \frac{W_{p}}{L_{p}} V_{DD}}$$

$$= \frac{1.7 \times 70 \text{ fF}}{24 \frac{\mu A}{V^{2}} \times 1 \times 5 \text{ V}} = 0.99 \text{ ns}$$

The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7 C}{k'_n \frac{W_n}{L_n} V_{DD}}$$
  
=  $\frac{1.7 \times 70 \text{ fF}}{60 \frac{\mu A}{V^2} \times 8 \times 5 \text{ V}} = 0.05 \text{ ns}$ 

3.25. (a)

$$NM_H = V_{OH} - V_{IH} = 0.5 \text{ V}$$
  
 $NM_L = V_{IL} - V_{OL} = 0.7 \text{ V}$ 

(b)

$$V_{OL} = 8 \times 0.1 \text{ V} = 0.8 \text{ V}$$
  
 $NM_L = 1 \text{ V} - 0.8 \text{ V} = 0.2 \text{ V}$ 

- 3.26. Under steady-state conditions, for an n-input CMOS NAND gate the voltage levels  $V_{OL}$  and  $V_{OH}$  are 0 V and  $V_{DD}$ , respectively. No current flows in a CMOS gate in the steady-state. Thus there can be no voltage drop across any of the transistors.
- 3.27. (a)

$$P_{NOT\_gate} = fCV^2$$
  
= 75 MHz × 150 fF × (5 V)<sup>2</sup> = 281  $\mu$ W

(b) 
$$P_{total} = 0.2 \times 250,000 \times 281 \,\mu\text{W} = 14 \,\text{W}$$

3.28. (a)

(b)

$$P_{NOT\_gate} = fCV^2$$
  
= 125 MHz × 120 fF × (3.3 V)<sup>2</sup> = 163  $\mu$ W  
 $P_{total} = 0.2 \times 250,000 \times 163 \mu$ W = 8.2 W

3.29. (a) The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k_n' \frac{W_n}{L_n} V_{DD}} = \frac{1.7 \times 150 \text{ fF}}{20 \frac{\mu A}{V^2} \times 10 \times 5 \text{ V}} = 0.255 \text{ ns}$$

(b) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7 \, C}{k_p' \frac{W_p}{L_n} V_{DD}} = \frac{1.7 \times 150 \, \text{fF}}{8 \, \frac{\mu \text{A}}{V^2} \times 10 \times 5 \, \text{V}} = 0.638 \, \text{ns}$$

(c) For equivalent high-to-low and low-to-high delays

$$\begin{array}{rcl} t_{p_{HL}} & = & t_{p_{LH}} \\ \frac{1.7C}{k'_{n} \frac{W_{n}}{L_{n}} V_{D} D} & = & \frac{1.7C}{k'_{p} \frac{W_{p}}{L_{p}} V_{D} D} \\ & & & \\ \frac{W_{p}}{L_{p}} & = & \frac{k'_{p}}{k'_{p}} W_{n} \\ & = & \frac{12.5 \, \mu \text{m}}{0.5 \, \mu \text{m}} \end{array}$$

3.30. (a) The high-to-low propagation delay is

$$t_{p_{HL}} = \frac{1.7C}{k_n' \frac{W_n}{L_n} V_{DD}} = \frac{1.7 \times 150 \text{ fF}}{40 \frac{\mu A}{V^2} \times 10 \times 3.3 \text{ V}} = 0.193 \text{ ns}$$

(b) The low-to-high propagation delay is

$$t_{p_{LH}} = \frac{1.7C}{k_p' \frac{W_p}{L_p} V_{DD}} = \frac{1.7 \times 150 \, \text{fF}}{16 \, \frac{\mu \text{A}}{\text{V}^2} \times 10 \times 3.3 \, \text{V}} = 0.483 \, \text{ns}$$

(c) For equivalent high-to-low and low-to-high delays

$$\frac{t_{p_{HL}}}{\frac{1.7C}{k'_{n}\frac{W_{n}}{L_{n}}V_{D}D}} = \frac{t_{p_{LH}}}{\frac{1.7C}{k'_{p}\frac{W_{p}}{L_{p}}V_{D}D}}$$

$$\frac{W_{p}}{L_{p}} = \frac{\frac{k'_{p}}{k'_{p}}W_{n}}{L_{n}}$$

$$= \frac{8.75 \,\mu\text{m}}{0.35 \,\mu\text{m}}$$

- 3.31. The two PMOS transistors in a CMOS NAND gate are connected in parallel. The worst case current to drive the output high happens when only one of these transistors is turned "ON". Thus each transistor has to have the same dimensions as the PMOS transistor in the inverter, namely  $\frac{W_p}{L_p} = 4$ .
  - The two NMOS transistors are connected in series. If each one had the ratio  $\frac{W_n}{L_n}$ , then the two transistors could be thought of as one equivalent transistor with a  $\frac{W_n}{2L_n}$  ratio. Thus each NMOS transistor must have twice the width of that in the inverter, namely  $\frac{W_n}{L_n} = 4$ .
- 3.32. The two NMOS transistors in a CMOS NOR gate are connected in parallel. The worst case current to drive the output low happens when only one of these transistors is turned "ON". Thus each transistor has to have the same dimensions as the NMOS transistor in the inverter, namely  $\frac{W_n}{L_n} = 2$ .
  - The two PMOS transistors are connected in series. If each of these transistors had the ratio  $\frac{W_p}{L_p}$ , then the two transistors could be thought of as one transistor with a  $\frac{W_p}{2L_p}$  ratio. Thus each PMOS transistor must be made twice as wide as that in the inverter, namely  $\frac{W_n}{L_n} = 8$ .
- 3.33. The worst case path in the PMOS network contains two transistors in series. Thus each PMOS transistor must be twice as wide the transistors in the inverter. The worst case path in the NMOS network also contains two transistors in series. Similarly, each NMOS transistor must be twice as wide as those in the inverter.
- 3.34. The worst case PMOS path contains three transistors in series so each transistor must be three times as wide as the PMOS transistors in the inverter. The worst case NMOS path contains two transistors in series. Thus the NMOS transistors must be two times as wide.
- 3.35. (a) The current flowing through the inverter is equal to the current flowing through the PMOS transistor. We shall assume that the PMOS transistor is operating in the saturation region.

$$I_{stat} = \frac{1}{2} k_p' \frac{W_p}{L_p} (V_{GS} - V_{Tp})^2$$
$$= 120 \frac{\mu A}{V^2} \times ((3.5 \text{ V} - 5 \text{ V}) + 1 \text{ V})^2 = 30 \mu A$$

(b) The current flowing through the NMOS transistor is equal to the static current  $I_{stat}$ . Assume that the NMOS transistor is operating in the triode region.

$$I_{stat} = k'_n \frac{W_n}{L_n} \left[ (V_{GS} - V_{Tn}) V_{DS} - \frac{1}{2} V_{DS}^2 \right]$$

$$30 \,\mu\text{A} = 240 \,\frac{\mu\text{A}}{\text{V}^2} \times \left[ 2.5 \,\text{V} \times V_f - \frac{1}{2} V_f^2 \right]$$

$$1 = 20 V_f - 4 V_f^2$$

Solving this quadratic equation yields  $V_f = 0.05 \,\mathrm{V}$ . Note that the output voltage  $V_f$  satisfies the assumption that the PMOS transistor is operating in the saturation region while the NMOS transistor is operating in the triode region. (c) The static power dissipated in the inverter is

$$P_S = I_{stat} V_{DD} = 30 \ \mu \text{A} \times 5 \ \text{V} = 150 \ \mu \text{W}$$

(d) The static power dissipated by 250,000 inverters.

$$250,000 \times P_s = 37.5 \text{ W}$$

3.36.



3.37.



3.38.



3.39.



3.40.



3.41.



3.42.

$$\begin{array}{rcl} f_2 & = & m_1 \\ f_2 & = & m_2 \\ f_2 & = & m_4 \\ f_2 & = & m_7 \\ f_2 & = & m_1 + m_2 \\ f_2 & = & m_1 + m_4 \\ f_2 & = & m_1 + m_7 \\ f_2 & = & m_2 + m_4 \\ f_2 & = & m_2 + m_7 \\ f_2 & = & m_4 + m_7 \\ f_2 & = & m_1 + m_2 + m_4 \\ f_2 & = & m_1 + m_2 + m_4 \\ f_2 & = & m_1 + m_2 + m_7 \\ f_2 & = & m_1 + m_4 + m_7 \\ f_2 & = & m_2 + m_4 + m_7 \\ f_2 & = & m_1 + m_2 + m_4 + m_7 \\ f_2 & = & m_1 + m_2 + m_4 + m_7 \\ f_2 & = & m_1 + m_2 + m_4 + m_7 \\ \end{array}$$

3.43.

$$\begin{array}{rcl} f_2 & = & m_0 \\ f_2 & = & m_3 \\ f_2 & = & m_5 \\ f_2 & = & m_6 \\ f_2 & = & m_0 + m_3 \\ f_2 & = & m_0 + m_5 \\ f_2 & = & m_0 + m_6 \\ f_2 & = & m_3 + m_4 \\ f_2 & = & m_3 + m_6 \\ f_2 & = & m_5 + m_6 \\ f_2 & = & m_0 + m_3 + m_5 \\ f_2 & = & m_0 + m_3 + m_6 \\ f_2 & = & m_0 + m_5 + m_6 \\ f_2 & = & m_0 + m_5 + m_6 \\ f_2 & = & m_0 + m_3 + m_5 + m_6 \\ f_2 & = & m_0 + m_3 + m_5 + m_6 \\ f_2 & = & m_0 + m_3 + m_5 + m_6 \\ f_2 & = & m_0 + m_3 + m_5 + m_6 \\ \end{array}$$

3.44.



## 3.45. The canonical SOP for f is

$$f = \overline{x}_1 x_2 \overline{x}_3 + \overline{x}_1 x_2 x_3 + x_1 \overline{x}_2 \overline{x}_3 + x_1 x_2 \overline{x}_3 + x_1 x_2 x_3$$

This expression can be manipulated into

$$f = \overline{x}_1 x_2 + x_1 \overline{x}_3 + x_1 x_2$$
$$= x_2 + x_1 \overline{x}_3$$

The circuit is



## 3.46. The canonical SOP for f is

$$f = x_1 x_2 x_4 + x_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

This expression can be manipulated into

$$f = x_2 \cdot (x_1 x_4 + x_3 \overline{x}_4) + \overline{x}_2 \cdot (\overline{x}_1 \overline{x}_3)$$

Using functional decomposition we have

$$f = x_2 f_1 + \overline{x}_2 f_2$$

where

$$f_1 = x_1 x_4 + x_3 \overline{x}_4$$

$$f_2 = \overline{x}_1 \overline{x}_3$$

The circuit is



## 3.47. The canonical SOP for f is

$$f = x_1 x_2 x_4 + x_2 x_3 \overline{x}_4 + \overline{x}_1 \overline{x}_2 \overline{x}_3$$

This expression can be manipulated into

$$f = x_2 \cdot (x_1 x_4 + x_3 \overline{x}_4) + \overline{x}_2 \cdot (\overline{x}_1 \overline{x}_3)$$

Using functional decomposition we have

$$f = x_2 f_1 + \overline{x}_2 f_2$$

where

$$f_1 = x_1 x_4 + x_3 \overline{x}_4$$

$$f_2 = \overline{x}_1 \overline{x}_3$$

The function  $f_1$  requires one 2-LUT, while  $f_2$  requires three 2-LUTs. We then need three additional 3-LUTs to realize f, as illustrated in the circuit



3.48.

$$g = \overline{x}_2 x_3$$

$$h = x_1$$

$$j = x_2$$

$$k = x_3$$





(b)



3.50. (a)



(b)



```
3.51.
             LIBRARY ieee;
             USE ieee.std_logic_1164.all;
             ENTITY prob3_51 IS
                 PORT (x1, x2, x3, x4 : IN STD\_LOGIC;
                        f
                                      : OUT STD_LOGIC);
             END prob3_51;
             ARCHITECTURE LogicFunc OF prob3_51 IS
             BEGIN
                 f \le (x^2 \text{ AND NOT } x^3 \text{ AND NOT } x^4) \text{ OR}
                      (NOT x1 AND x2 AND x4) OR
                      (NOT x1 AND x2 AND x3) OR (x1 AND x2 AND x3);
             END LogicFunc;
3.52.
             LIBRARY ieee;
             USE ieee.std_logic_1164.all;
             ENTITY prob3_52 IS
                 PORT (x1, x2, x3, x4 : IN STD\_LOGIC;
                        f
                                      : OUT STD_LOGIC);
             END prob3_52;
             ARCHITECTURE LogicFunc OF prob3_52 IS
                 f \le (x1 \text{ OR } x2 \text{ OR NOT } x4) \text{ AND}
                      (NOT x2 OR x3 OR NOT x4) AND
                      (NOT x1 OR x3 OR NOT x4) AND
                      (NOT x1 OR NOT x3 OR NOT x4);
             END LogicFunc;
```

```
3.53. LIBRARY ieee;
USE ieee.std_logic_1164.all;

ENTITY prob3_53 IS

PORT ( x1, x2, x3, x4, x5, x6, x7 : IN STD_LOGIC;
f : OUT STD_LOGIC);

END prob3_53;

ARCHITECTURE LogicFunc OF prob3_53 IS

BEGIN
f <= (x1 AND x3 AND NOT x6) OR
(x1 AND x4 AND x5 AND NOT x6) OR
(x2 AND x3 AND x7) OR
(x2 AND x4 AND x5 AND x7);

END LogicFunc;
```

- 3.54. The circuit in Figure P3.10 is a two-input XOR gate. Since NMOS transistors are used only to pass logic 0 and PMOS transistors are used only to pass logic 1, the circuit does nor suffer from any major drawbacks.
- 3.55. The circuit in Figure P3.11 is a two-input XOR gate. This circuit has two drawbacks: when both inputs are 0 the PMOS transistor must drive f to 0, resulting in  $f = V_T$  volts. Also, when  $x_1 = 1$  and  $x_2 = 0$ , the NMOS transistor must drive the output high, resulting in  $f = V_{DD} V_T$ .