# STME32Fx Microcontroller Custom Bootloader Development

## **About this Upskilling Process**

To learn about Bootloader working method and process inside MCU, to write my own custom bootloader for STM32Fx microcontroller and to test it's operations. To implementation Bootloader Communication. To know about Custom Bootloader command packets and different boot modes of the STM32 microcontroller.

#### And to know about Boot loader:

- Flash handling implementation (Sector Erase/Program/Mass erase)
- Options bytes(OB) Program handling implementation
- · Flash sector protection status handling implementation
- In application programming implementation (IAP)
- Vector table relocation of ARM cortex Mx processor

## The Logical Phase of the Whole Process

- About Bootloader
- MCU memory, Reset Sequence and Boot configs
- Exploring STM32 Native Bootloader
- Custom Bootloader Communication with Host
- Boot-Loader:
  - Project Creation
  - UART Testing
  - Jumping to User Code
  - Read Commands from Host
- Implementing:
  - BL\_GET\_VER\_CMD
  - BL\_GET-HELP\_CMD

- BL\_GET\_CID\_CMD
- BL\_GET\_RDP\_LEVEL\_CMD
- BL\_GET\_GO\_TO\_ADDR\_CMD
- BL\_FLASH\_ERASE\_CMD
- BL\_MEM\_WRITE\_CMD
- Options Bytes and Flash Sector protection
- Exploring Host Application

#### Let's Begin the Journey

## **Bootloader and Development Keywords**

- In-Circuit Debugger/Programmer (ICDP)
- In-Circuit Debugger (ICD)
- In Application Programming (IAP)
- In System Programming (ISP)
- Falsh Memory
- SRAM1-SRAM2 Memory
- System Memory
- OTP memory
- Option Bytes Memory
- Backup RAM
- ROM

## About Bootloader

#### Bootloader

A Bootloader is nothing but a small piece of code stored in the MCU flash or ROM to act as an application loader as well as a mechanism to update the applications whenever required.

The Application of the bootloader is to download and upload binaries in to MUC.

Though STM32 Nucleo has ICDP with in its frame work, still we can use its bootloader sitting inside the MCU itself to download and upload the application binary into the flash memeory to execute the instructions.

## MCU memory, Reset Sequence and Boot configs

## STM32F446xx Memory Organixation

- Internal Flash memory also called as Embedded Flash memory of 512KB (on-chip Flash)
- Internal SRAM1 of 112KB
- Internal SRAM2 of 16KB
- System Memory (ROM) of 30KB (Read only memory where bootloader get stored)
- **OTP memory** of 528 bytes (One Time Programable Memory)
- Option bytes memory of 16bytes
- Backup RAM of 4KB (can hold the data using battery)

#### NOTE:

The F4 Series MCU are High Performance Microcontroller, so their pricce is high and their targ

### **Detail Orientation of Various Memory:**

#### - Internal Flash Memory

- Size is 512KB
- Begins @ 0x0800 0000 (Base Address)
- Ends @ 0x0807 FFFF (End Address)
- Used to store your application code and read only data of the program, vector table.
- Non volatile

#### - Internal SRAM1

- Size is 112KB
- Begins @ 0x2000\_0000 (Base Address)
- Ends @ 0x2001 BFFF (End Address)
- Used to store your application global data, static variables
- Also used for Stack and Heap purpose
- Volatile
- You can also execute code from this memory

#### - Inteernal SRAM2

- Size is 16KB
- Begins @ 0x2001 C000 (Base Address)

- Ends @ 0x2001\_FFFF (End Address)
- Used to store your application global data, static Variables
- · Also can be used for Stack and Heap Purpose
- Volatile
- You can also execute code from this memory

#### - System Memory (ROM)

- Size is 30KB
- Begins @ 0x1FFF\_0000 (Base Address)
- Ends @ 0x1FFF 77FF (End Address)
- All the ST MCUs store Bootloader in this memeory
- This memory is Read Only
- By default MCU will not execute any code from this memory but you can configure MCU to boot or execute boolader from this memeory.

#### - Flash module Organization

- Main Memory (On Chip Flash)
  - Sector 1 => 0x0800 0000 0x0800 3FFF => 16 Kbytes
  - Sector 2 => 0x0800\_4000 0x0800\_7FFF => 16 Kbytes
  - Sector 3 => 0x0800\_8000 0x0800\_BFFF => 16 Kbytes
  - Sector 4 => 0x0800\_C000 0x0800\_FFFF => 64 Kbytes
  - Sector 5 => 0x0801\_0000 0x0801\_FFFF => 128 Kbytes
  - Sector 6 => 0x0802\_0000 0x0803\_FFFF => 128 Kbytes
  - Sector 7 => 0x0804\_0000 0x0805\_FFFF => 128 Kbytes
- **System memory** => 0x1FFF\_0000 0x1FFF\_77FF => (30 Kbytes)
- OTP area => 0x1FFF\_7800 0x1FFF\_7A0F => (528 bytes)
- Option bytes => 0x1FFF\_C000 0x1FFF\_C00F (16 bytes)

## Exaple for Flash Module Organization from STM32 Nucleo

#### 3.3 Embedded Flash memory

The Flash memory has the following main features:

- Capacity up to 512 KBytes
- 128 bits wide data read
- Byte, half-word, word and double word write
- Sector and mass erase
- Memory organization

The Flash memory is organized as follows:

- A main memory block divided into 4 sectors of 16 KBytes, 1 sector of 64 KBytes, and 3 sectors of 128 Kbytes
- System memory from which the device boots in System memory boot mode
- 512 OTP (one-time programmable) bytes for user data
   The OTP area contains 16 additional bytes used to lock the corresponding OTP data block.
- Option bytes to configure read and write protection, BOR level, watchdog software/hardware and reset when the device is in Standby or Stop mode.
- Low-power modes (for details refer to the Power control (PWR) section of the reference manual)

Table 4. Flash module organization

| Block         | Name     | Block base addresses              | Size       |
|---------------|----------|-----------------------------------|------------|
| Main memory   | Sector 0 | 0x0800 0000 - 0x0800 3FFF         | 16 Kbytes  |
|               | Sector 1 | 0x0800 4000 - 0x0800 7FFF         | 16 Kbytes  |
|               | Sector 2 | 0x0800 8000 - 0x0800 BFFF         | 16 Kbytes  |
|               | Sector 3 | 0x0800 C000 - 0x0800 FFFF         | 16 Kbytes  |
|               | Sector 4 | 0x0801 0000 - 0x0801 FFFF         | 64 Kbytes  |
|               | Sector 5 | 0x0802 0000 - 0x0803 FFFF         | 128 Kbytes |
|               | Sector 6 | 0x0804 0000 - 0x0805 FFFF         | 128 Kbytes |
|               | Sector 7 | ector 7 0x0806 0000 - 0x0807 FFFF |            |
| System memory |          | 0x1FFF 0000 - 0x1FFF 77FF         | 30 Kbytes  |
| OTP area      |          | 0x1FFF 7800 - 0x1FFF 7A0F         | 528 bytes  |
| Option bytes  |          | 0x1FFF C000 - 0x1FFF C00F         | 16 bytes   |

## Understanding: Reset Sequence and memory Aliasing of the MCU

- When we reset the MCU, the PC of the processor is loaded with the value 0x0000\_0000
- Then processor reads the value @ memory location 0X0000\_0000 in to MSP (Main Stack Pointer)
  - MSP = value@0x0000 0000
  - MSP is a Main Stack Poniter register
  - That means, processor first initialize the stack pointer register.
- After that, processor reads the value @ memory location 0x0000\_0004 in PC. The address 0x0000\_0004 is the address of reset handler.
- Pc jumps to the reset handler
- A reset handler is just a C or assembly function written by you to carry out any initializions required.
- From reset handler you call your main() function of the application.

#### **Memory Aliasing**

Bothe Addresses can be linked with the techinque called "memory aliasing" and it depends on the MCU.



**Boot Configuration of the MUC** 

## **Boot configuration**

Due to its fixed memory map, the code area starts from address 0x0000 0000 (accessed through the ICode/DCode buses) while the data area (SRAM) starts from address 0x2000 0000 (accessed through the system bus). The Cortex<sup>®</sup>-M4 with FPU CPU always fetches the reset vector on the ICode bus, which implies to have the boot area available only in the code area (typically, Flash memory). STM32F446xx microcontrollers implement a special mechanism to be able to boot from other memories (like the internal SRAM).

In the STM32F446xx, three different boot modes can be selected through the BOOT[1:0] pins as shown in *Table 2*.

| Boot mode selection pins |       | Boot mode         | Aligning                                       |  |
|--------------------------|-------|-------------------|------------------------------------------------|--|
| BOOT1                    | воот0 | Boot mode         | Aliasing                                       |  |
| X                        | 0     | Main Flash memory | Main Flash memory is selected as the boot area |  |
| 0                        | 1     | System memory     | System memory is selected as the boot area     |  |
| 1                        | 1     | Embedded SRAM     | Embedded SRAM is selected as the boot area     |  |

Table 2. Boot modes

The values on the BOOT pins are latched on the 4th rising edge of SYSCLK after a reset. It is up to the user to set the BOOT1 and BOOT0 pins after reset to select the required boot mode.

#### Boot Mode Selection in STM:

- Boot Mode Selection Pins :
  - BOOT1
  - BOOT0
- If BOOT0 is LOW nad BOOT1 pin is dont care, The MCU will boot from Main Flash memeory.
- If BOOT1 is LOW and BOOT0 is HIGH the MCU will boot from System memory is selected as
  the boot area.
- If BOOT1 is HIGH and BOOT0 is HIGH the EMbedded SRAM will be selected as the boot area.

## Exploring STM32 Native Bootloader

## Activating ST's Bootloader

By Default MCU will not execute any code from System Memory(ROM) but we can configure MCU to boot or execute bootloader from this memory.