# RAPIDO 2026: Workshop on Rapid Simulation and Performance Evaluation for Design Optimization: Methods and Tools

Workshop of HiPEAC Conference

Kraków, Poland, January 27th, 2026

18th Workshop on Rapid Simulation and Performance Evaluation for Design Optimization: Methods and Tools - in Kraków, Poland, 27th January 2026

Held in conjunction with the HiPEAC Conference (https://www.hipeac.net/2026/krakow/#/)

!!! Accepted papers will be published in the ACM digital library !!!

## **Goal of the Workshop**

The focus of the RAPIDO workshop is on methods and tools for rapid simulation and performance evaluation in embedded and high-performance system design. Considering continuous advances in chip design technology, it is expected that future-generation systems on chip will integrate numerous units on a single die, including multiple (heterogeneous) processor cores, multiple levels of (shared/private) caches or memories, and dedicated accelerators (in particular for AI), which will be glued together through a network on-chip (NoC). The design space is huge though and several design metrics should be considered as well for selecting the optimal system configuration. Despite several years of research, the early stage of design phase still requires to be supported by innovative design methodologies and tools for simulation, exploration and performance evaluation. RAPIDO seeks for original research papers that face this challenge for high performance embedded computing systems, in particular for system supporting Artificial Intelligence or using Artificial Intelligence based techniques for design space explorations and to satisfy design constraints (performance, power, security, etc).

# Topics of Interest include, but are not limited to

- Rapid simulation techniques especially for new architectures: Multicores, 3D Architectures, FPGA and GPU based heterogeneous Multicores/MPSoC, ...
- Variability, reliability and power/energy consumption in simulation techniques.
- High-level modeling and simulation techniques, Transactional Level Modeling (TLM), Analytical Modeling, Trace-Driven Simulation, ...
- Rapid design space exploration (DSE) for heterogeneous and embedded systems.
- Dynamic binary translation for fast simulation and DSE.
- Verification and validation through simulation methods and tools.
- Simulation of complex systems, artificial intelligence, system of systems, ...
- Digital Twin simulations.
- Methods and tools for quantum computing simulation.
- Experience reports using existing simulators.

#### **Submission Guidelines**

- Important dates:
  - Abstract Submission deadline: Oct 24th, 2025
  - Paper submission deadline: Oct 31th, 2025
  - Notification to authors: Dec 12th, 2025
  - Final version of accepted papers: Jan 9th, 2026
- All papers must be original and not simultaneously submitted to another journal or conference.
- Electronic paper submission requires a full paper, up to 6 double-column ACM format pages, including figures and references. Up to 2 extra-pages can be requested for free to the organizing committee. Please use the following template when preparing your manuscript: <a href="http://www.acm.org/sigs/publications/proceedings-templates">http://www.acm.org/sigs/publications/proceedings-templates</a>
- The paper submission will be conducted using the EasyChair conference manager. Papers should be submitted in PDF format on web site <a href="https://easychair.org/conferences/?conf=rapido2026">https://easychair.org/conferences/?conf=rapido2026</a>
- Accepted papers will be published in the ACM digital library. It should be noted that additional variable fees will be required for each paper if the contact author institution has not signed agreement with ACM, otherwise proceeding edition is free. Please refer to ACM website <a href="https://libraries.acm.org/acmopen/open-participants">https://libraries.acm.org/acmopen/open-participants</a> to verify if your institution is listed in the ACM Open Global Participation.

### **Organizing Committees**

- Gianluca Palermo, Politecnico di Milano
- Reda Nouacer, CEA Saclay
- Daniel Chillet, University of Rennes, Irisa/Inria
- Daniel Gracia Pérez, Research and Technology
- Morteza Biglari-Abhari, University of Auckland
- Matthias Jung, University of Würzburg, Fraunhofer IESE
- Lilia Zaourar, CEA Saclay