



# Extension of RISC V Bit Manipulation Instructions with Reliable Memory

**Project ID: 833** 

8 Credits



### <u>CONTENTS</u>



- 1. Introduction
- 2. Problem Statement
- 3. Literature Survey
- 4. Motivation
- 5. Processor Design
- 6. Block Diagram
- 7. Procedure
- 8. Working Principle
- 9. Verification
- 10. Performance Measurement
- 11. Future Scope
- 12. References
- 13. Gantt Chart







#### Reasons for using a RISC V processor:

The RISC-V architecture based processor has an open source instruction set. It enables developers to develop a product that is tailored specifically to their workload, so they start with the RISC-V core and can add whatever it is they specifically need, saving both time and money.

#### **Need for fault-tolerance on hardware:**

A system is prone to errors due to unexpected noise or soft errors/flipping of bits as a result of being stored for a long duration in the memory. Adding Error Correction Coding corrects the errors that occur during transmission of signals or storage.





#### PROBLEM STATEMENT

To **design** and **verify** a 5 stage pipelined RISC V synthesizable processor with bit manipulation instructions extensions and a fault-tolerant memory using Verilog and SystemVerilog.







- [1] B. Koppelmann, P. Adelt, W. Mueller and C. Scheytt, "RISC-V Extensions for Bit Manipulation Instructions" 2019 29th International Symposium on Power and Timing Modeling, Optimization and Simulation (PATMOS), Rhodes, Greece, 2019, pp. 41-48.
- Reference for the bit manipulation instructions to be implemented
   [2] Sahan Bandara, Alan Ehret, Donato Kava and Michel A. Kinsy, "BRISC-V: An Open-Source Architecture
   Design Space Exploration Toolbox"
  - Toolbox for skeleton for RISC V Processor
- [3] Tshagharyan, G., Gurgen Harutyunyan, S. Shoukourian, and Yervant Zorian. "Experimental study on Hamming and Hsiao codes in the context of embedded applications." In 2017 IEEE East-West Design & Test Symposium (EWDTS), pp. 1-4. IEEE, 2017.
- [4] Tam, Simon. "Single error correction and double error detection." Xilinx Application Note 645 (2006): 1-12.





### **MOTIVATION**

In hardware applications, performance and system efficiency are of the utmost importance. However, current RISC V processors lack a reliable memory as well as a robust Instruction Set to become efficient in industrial applications.

- Embedded systems require a high energy efficiency in combination with an optimized performance.
- Bit Manipulation Instructions (BMIs) were introduced for x86 and ARMv8 to improve the runtime efficiency and power dissipation of the compiled software for various applications.
- The current RISC V platform only supports two Bit Manipulation Instructions, which are insufficient for hardware applications.





# **PROCESSOR DESIGN**

#### **Core Design:**

| No of Cores          | 1           |
|----------------------|-------------|
| Address Bit<br>Width | 20          |
| Data Bit Width       | 32          |
| Main Memory<br>Type  | Synchronous |
| Pipeline Stages      | 5           |



Figure 1: 5 stage pipelined core [2]









Figure 2: Implemented processor architecture



### **PROCEDURE**



- 1. Building a RV32I based synthesizable processor with 5 stage pipeline.
- 2. Addition of Bit Manipulation Instructions extensions.
- 3. Addition of Error Control Coding module.
- 4. Verification of the processor using SystemVerilog based on UVM.
- 5. Measure the performance of the processor with and without extensions







#### **RISC V ISA:**

- Available in 32-bit, 64-bit and 128-bit variants.
- Consists of a small base integer ISA which is usable by itself along with optional standard extensions.
- There are two primary base integer variants, RV32I and RV64I, which provide 32-bit or 64-bit user-level address spaces respectively.







#### **RISC V ISA: Base Instruction Formats**

| 31       | 25 24   | 20 19  | 15 14 12 | 2 11     | 7 6    | 0      |
|----------|---------|--------|----------|----------|--------|--------|
| funct7   | rs2     | rs1    | funct3   | rd       | opcode | R-type |
| im       | m[11:0] | rs1    | funct3   | rd       | opcode | I-type |
| imm[11:5 | [s] rs2 | rs1    | funct3   | imm[4:0] | opcode | S-type |
|          | imm[3   | 31:12] |          | rd       | opcode | U-type |

Figure 3: RISC V Base Instruction Formats<sup>[6]</sup>

- Type R (Register): ADD r4,r5,r6
- Type I (Immediate): ADDI r4,r5,#30
- Type S (Store/Load): STR r2,0x4500
- Type U (Upper Immediate): LUI r3,#67.







#### **RISC V ISA: Base Instruction Formats**

| imm[12 10:5] | rs2 | rs1 | 000 | imm[4:1 11] | 1100011 | BEQ  |
|--------------|-----|-----|-----|-------------|---------|------|
| imm[12 10:5] | rs2 | rs1 | 001 | imm[4:1 11] | 1100011 | BNE  |
| imm[12 10:5] | rs2 | rs1 | 100 | imm[4:1 11] | 1100011 | BLT  |
| imm[12 10:5] | rs2 | rs1 | 101 | imm[4:1 11] | 1100011 | BGE  |
| imm[12 10:5] | rs2 | rs1 | 110 | imm[4:1 11] | 1100011 | BLTU |
| imm[12 10:5] | rs2 | rs1 | 111 | imm[4:1 11] | 1100011 | BGEU |

Figure 4: Example of S Type Instructions in the RISC V ISA<sup>[7]</sup>

| 0000000 | rs2 | rs1 | 000 | $^{\mathrm{rd}}$ | 0110011 | ADD  |
|---------|-----|-----|-----|------------------|---------|------|
| 0100000 | rs2 | rs1 | 000 | $^{\mathrm{rd}}$ | 0110011 | SUB  |
| 0000000 | rs2 | rs1 | 001 | $^{\mathrm{rd}}$ | 0110011 | SLL  |
| 0000000 | rs2 | rs1 | 010 | $^{\mathrm{rd}}$ | 0110011 | SLT  |
| 0000000 | rs2 | rs1 | 011 | $^{\mathrm{rd}}$ | 0110011 | SLTU |
| 0000000 | rs2 | rs1 | 100 | $^{\mathrm{rd}}$ | 0110011 | XOR  |
| 0000000 | rs2 | rs1 | 101 | $^{\mathrm{rd}}$ | 0110011 | SRL  |
| 0100000 | rs2 | rs1 | 101 | $^{\mathrm{rd}}$ | 0110011 | SRA  |
| 0000000 | rs2 | rs1 | 110 | $^{\mathrm{rd}}$ | 0110011 | OR   |
| 0000000 | rs2 | rs1 | 111 | $_{ m rd}$       | 0110011 | AND  |

Figure 5: Example of R Type Instructions in the RISC V ISA<sup>[7]</sup>



### **WORKING PRINCIPLE**



#### **Bit Manipulation Instructions**

- 1. Parity
- 2. ByteSwap
- 3. Rotate Right and Rotate Left
- 4. Population Count
- 5. Leading Zeroes
- 6. Trailing Zeroes
- 7. Bit Reverse
- 8. Parallel Gather and Scatter

Implementation of these instructions is R-type.





# <u>Parity</u>

| Name                  | Value                                   | 0 ns                                    | 5 ns              | 10 ns           | 15 ns             | 20 ns                                   | 25 ns             | 30 ns           | 35 ns             |
|-----------------------|-----------------------------------------|-----------------------------------------|-------------------|-----------------|-------------------|-----------------------------------------|-------------------|-----------------|-------------------|
| > 📸 opcode[6:0]       | 0000000                                 |                                         |                   |                 | 000               | 00000                                   | 1                 | 25              |                   |
| > <b>3</b> op_1[31:0] | 00000000000101010                       | 000000000000000000000000000000000000000 | 00000000011001011 | 000010101010101 | 01011110000011010 | 000000000000000000000000000000000000000 | 00000000000000000 | 000000000001010 | 10101111111111111 |
| > 😽 op_2[31:0]        | 000000000000000000000000000000000000000 |                                         |                   |                 | 0000000000000000  | 00000000000000101                       |                   |                 |                   |
| 1 parity              | 1                                       |                                         |                   |                 |                   |                                         |                   |                 |                   |
|                       |                                         |                                         |                   |                 |                   |                                         |                   |                 |                   |
|                       |                                         |                                         |                   |                 |                   |                                         |                   |                 |                   |

#### BMI Waveform 1: Parity calculation of op\_1

- Parity is used to detect errors in transmitted data caused by noise or other disturbances.
- Calculated by counting the number on 1's in the data signal to implement odd parity.

| funct7  | rs2  | rs1 funct3 |     | rd | opcode  |  |
|---------|------|------------|-----|----|---------|--|
| 0000000 | zero | op_1       | 000 | rd | 0111111 |  |





### Byte Swap



BMI Waveform 2: Byte Swap performed on op\_1

- Byte Swap is calculated by changing the endianness of bytes.
- Useful for applications where the system is communicating with a system with a different endianness.

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |  |
|---------|------|------|--------|----|---------|--|
| 0000000 | zero | op_1 | 001    | rd | 0111111 |  |





### Rotate Left



BMI Waveform 3: op\_1 Rotated Left using op\_2 data

- Rotation instructions are useful in Cryptography and in encoding/decoding data
- A Rotate Data Signal (op\_2) is used to determine the rotation of the data bit.

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |  |
|---------|------|------|--------|----|---------|--|
| 0000000 | op_2 | op_1 | 010    | rd | 0111111 |  |





# Rotate Right

| Name                  | Value    | 0 ns                                    | 5 ns              | 10 ns        | 15 ns                                   |      | 20 ns                                   | 25 ns             | 30 ns | 35                                      | ns             |
|-----------------------|----------|-----------------------------------------|-------------------|--------------|-----------------------------------------|------|-----------------------------------------|-------------------|-------|-----------------------------------------|----------------|
| > 3 opcode[6:0]       | 0001000  |                                         |                   |              |                                         | 0001 | 000                                     |                   | 305   |                                         |                |
| > <b>3</b> op_1[31:0] | 00000001 | 000000000000000000000000000000000000000 | 0000000011001011  | 000010101010 | 01010101111000001101                    | .0 ) | 000000000000000000000000000000000000000 | 0000000000001111  | X     | 000000000001010101                      | )              |
| > 🥞 op_2[31:0]        | 00000001 | 000000000000000000000000000000000000000 | 00000000000000001 | 00000000000  | 000000000000000000000000000000000000000 | .0 ) | 00000000000000000                       | 00000000000000100 | X •   | 000000000000000000000000000000000000000 | 00000000000011 |
| > 🥞 ror[31:0]         | 00000001 | 000000000000000000000000000000000000000 | 0000000001100101  | 000000101010 | 01010101011110000011                    | .0 ) | 000000000000000000000000000000000000000 | 0000000000000000  | X •   | 0000000000000101                        | )              |
|                       |          |                                         |                   |              |                                         |      |                                         |                   |       |                                         |                |

BMI Waveform 4: op\_1 Rotated Right using op\_2 data

- Rotation instructions are useful in Cryptography and in encoding/decoding data
- A Rotate Data Signal (op\_2) is used to determine the rotation of the data bit.

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |
|---------|------|------|--------|----|---------|
| 0000000 | op_2 | op_1 | 011    | rd | 0111111 |





### Population Count



BMI Waveform 5: Population Count calculated on op\_1

- Population Count tells the number of 1's in the data signal.
- This information is useful in Cryptography and related fields.

| funct7  | rs2 rs1 funct3 |      | rd  | opcode |         |
|---------|----------------|------|-----|--------|---------|
| 0000000 | zero           | op_1 | 100 | rd     | 0111111 |





# **Count Leading Zeros**



BMI Waveform 6: Count of Leading Zeroes calculated on op\_1

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |
|---------|------|------|--------|----|---------|
| 0000000 | zero | op_1 | 101    | rd | 0111111 |





# **Count Trailing Zeros**



#### BMI Waveform 7: Count of Trailing Zeroes calculated on op\_1

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |
|---------|------|------|--------|----|---------|
| 0000000 | zero | op_1 | 110    | rd | 0111111 |





### Bit Reverse



BMI Waveform 8: Bit Reverse calculated on op\_1



Figure 6: Bit Reverse<sup>[1]</sup>

- Bit Reverse is used in Cryptography.
- According to Bit Reverse Data Signal, the bit reversal of the data signal takes place.

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |
|---------|------|------|--------|----|---------|
| 0000000 | op_2 | op_1 | 111    | rd | 0111111 |





# **Bit Reverse**



Figure 6: Bit Reverse<sup>[1]</sup>





### Parallel Gather

| Value    | 0 ns                          | 2 ns    | 4 ns                                | 6 ns                                          | 8 ns                                                | 10 ns                                      | 12 ns                                  | 14 ns                                   | 16 ns                                        | 18 ns                                  |
|----------|-------------------------------|---------|-------------------------------------|-----------------------------------------------|-----------------------------------------------------|--------------------------------------------|----------------------------------------|-----------------------------------------|----------------------------------------------|----------------------------------------|
| 0000110  |                               |         |                                     |                                               |                                                     | 0000110                                    |                                        |                                         |                                              |                                        |
| 0000000  |                               | 00      | 00000011000000000                   | 00000011001011                                |                                                     | X                                          | 00                                     | 00000100000100001                       | 11110000001111                               |                                        |
| 00000001 |                               | 11.     | 111111111111111111                  | 11111111101101                                |                                                     | X                                          | 00                                     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000      |                                        |
| 00000001 |                               | 000     | 00000000110000000                   | 000000000110101                               |                                                     | X                                          | 00                                     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000      |                                        |
|          |                               |         |                                     |                                               |                                                     |                                            |                                        |                                         |                                              |                                        |
|          | 0000110<br>0000000<br>0000000 | 0000110 | 0000110<br>0000000 00<br>0000000 11 | 0000110<br>0000000<br>00000000<br>11111111111 | 0000110 0000000 0000000011000000000011001011 000000 | 0000110 00000000 000000001100100101 000000 | 0000110 0000000 0000000000000000000000 | 0000110 0000000 0000000010000000000000  | 0000110 0000000 000000001000001001011 000000 | 0000110 0000000 0000000000000000000000 |

BMI Waveform 9: Parallel Gather calculated on op\_1 using mask signal op\_2



**Figure 7**: Parallel Gather<sup>[1]</sup>

- Mask signal (op\_2) defines which bits to extract from the data word (op\_1).
- Parallel Gather (along with Parallel Scatter) is used in Signal Processing and Cryptography domains.

| funct7  | rs2  | rs1  | funct3 | rd   | opcode  |
|---------|------|------|--------|------|---------|
| 0000000 | op_2 | op_1 | 000    | pext | 0111110 |





### Parallel Scatter

| Name         | Value   | 0 ns | 2 ns   | 4 ns                                    | 6 ns       | 8 ns | 10 ns   | 12 ns | 14 ns           | 16 ns          | 18 ns |
|--------------|---------|------|--------|-----------------------------------------|------------|------|---------|-------|-----------------|----------------|-------|
| opcode[6:0]  | 0000111 |      |        |                                         |            |      | 0000111 |       |                 |                |       |
| ₩ op_1[31:0] | 0000000 |      | 000000 | 001100000000000000000000000000000000000 | 0011001011 |      |         | 0000  | 000100000100001 | 11110000001111 |       |
| ₩ op_2[31:0] | 1111111 |      | 111111 | 1111111111111111                        | 1111101101 |      | X       | 111.  | 111111111111111 | 1111111111001  |       |
| ₹ pdep[31:0] | 0000010 |      | 000000 | 11000000000000000                       | 1100100101 |      | X       | 0000  | 010000010000111 | 10000 00111001 |       |
|              |         |      |        |                                         |            |      |         |       |                 |                |       |

BMI Waveform 9: Parallel Scatter calculated on op\_1 using mask signal op\_2



**Figure 8**: Parallel Scatter<sup>[1]</sup>

- Mask signal (op\_2) defines which bits of result to deposit to the data word (op\_1).
- Parallel Scatter (along with Parallel Gather) is used in Signal Processing and Cryptography domains.

| funct7  | rs2  | rs1  | funct3 | rd | opcode  |
|---------|------|------|--------|----|---------|
| 0000000 | op_2 | op_1 | 000    | rd | 0111110 |







#### **Error Correction Coding**

- Data stored in memories is prone to soft errors.
- Hamming code has been used for Single Error Correction
- Syndrome is computed which determines the error bit and the error bit is flipped

#### **Error Correction Coding:**

#### Hamming code (n,k):

- Identify all the positions that are powers of 2 in the codeword as positions for the parity bits
- The remaining positions are for the message bits. Fill the message bits into the positions reserved for them.
- Starting from the parity bit <parity bit position> number of bits are taken and the same number of bits are skipped - this is repeated till the end of the codeword.
- Example for a (39,32) code:

```
123456789101112131415161718192021222324252627282930313233343536373839(codeword)
0 123 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39(codeword)
```

#### Bits from the codeword to be taken for each parity bit

| Message | Generated Parity Bits |          |          |          |    |    |    |  |  |  |
|---------|-----------------------|----------|----------|----------|----|----|----|--|--|--|
| bits    | P1                    | P2       | Р3       | P4       | P5 | P6 | P7 |  |  |  |
| 0       | <b>√</b>              | <b>√</b> |          |          |    |    | 1  |  |  |  |
| 1       | ✓                     |          | 1        |          |    |    | 1  |  |  |  |
| 2       |                       | 1        | 1        |          |    |    | 1  |  |  |  |
| 3       | ✓                     | ✓        | <b>√</b> |          |    |    | 1  |  |  |  |
| 4       | ✓                     |          |          | ✓        |    |    | 1  |  |  |  |
| 5       |                       | 1        |          | <b>✓</b> |    |    | 1  |  |  |  |
| 6       | 1                     | ✓        |          | ✓        |    |    | 1  |  |  |  |
| 7       |                       |          | ✓        | ✓        |    |    | 1  |  |  |  |
| 8       | ✓                     |          | 1        | 1        |    |    | 1  |  |  |  |
| 9       | 1                     | 1        | 1        | 1        |    |    | 1  |  |  |  |
| 10      | <b>√</b>              | 1        | 1        | ✓        |    |    | 1  |  |  |  |
| 11      | 1                     |          |          |          | 1  |    | 1  |  |  |  |
| 12      |                       | ✓        |          |          | ✓  |    | 1  |  |  |  |
| 13      | ✓                     | ✓        |          |          | ✓  |    | 1  |  |  |  |
| 14      | 7                     |          | 1        |          | ✓  |    | 1  |  |  |  |
| 15      | ✓                     |          | ✓        |          | ✓  |    | 1  |  |  |  |
| 16      |                       | ✓        | 1        |          | ✓  |    | 1  |  |  |  |
| 17      | ✓                     | ✓        | 1        |          | ✓  |    | 1  |  |  |  |
| 18      |                       |          |          | 1        | ✓  |    | 1  |  |  |  |
| 19      | ✓                     | 1        |          | ✓        | ✓  |    | 1  |  |  |  |
| 20      |                       | 1        |          | ✓        | ✓  |    | 1  |  |  |  |
| 21      | ✓                     | ✓        |          | 1        | ✓  |    | 1  |  |  |  |
| 22      |                       |          | 1        | ✓        | ✓  |    | 1  |  |  |  |
| 23      | ✓                     |          | 1        | ✓        | ✓  |    | 1  |  |  |  |
| 24      |                       | 1        | ✓        | 1        | 1  |    | 1  |  |  |  |
| 25      | ✓                     | ✓        | ✓        | ✓        | ✓  |    | 1  |  |  |  |
| 26      | 1                     |          |          |          |    | 1  | 1  |  |  |  |
| 27      | 1                     | ✓        |          |          |    | 1  | 1  |  |  |  |
| 28      | <b>✓</b>              | ✓        |          |          |    | 1  | 1  |  |  |  |
| 29      |                       |          | <b>√</b> |          |    | 1  | 1  |  |  |  |
| 30      | ✓                     |          | ✓        |          |    | 1  | 1  |  |  |  |
| 31      |                       | <b>√</b> | 1        |          |    | 1  | 1  |  |  |  |

**Table 1**: Message bits taken for each parity bit for (39,32) Hamming code



### **WAVEFORMS**





Waveforms of the received data, error vector, syndrome, retransmit and corrected codeword

Data received at first positive edge of clk: No error Data received at second positive edge of clk: First bit error



### **WAVEFORMS**



| Name             | Value        | 80 ns          | 90 ns                                   | 100 ns  | 110 ns                                  | 120 ns        | 130 ns           | 140 ns      | 150 ns                                  | 160 ns    |
|------------------|--------------|----------------|-----------------------------------------|---------|-----------------------------------------|---------------|------------------|-------------|-----------------------------------------|-----------|
| ¹å clk           | 0            |                |                                         |         |                                         |               |                  |             |                                         |           |
| > 😽 k[0:2]       | 000          |                | 010                                     |         |                                         |               | 011              |             |                                         |           |
| → ■ recvdv[0:31  | 111100001111 | 111111111111   | 11110000000000                          | 0000001 |                                         | 00111         | 1111111111111111 | 11:11111111 |                                         |           |
| → ■ errvec[0:31] | 00000000000  | 10000000000000 | 000000000000000000000000000000000000000 | X       | 000000000000000000000000000000000000000 | 000000000000  | 000001           | 000000000   | 000000000000000000000000000000000000000 | 000000000 |
| > 3 synvec[0:6]  | XXXXXXXX     | 110            | 00001                                   | X       |                                         | 0110010       |                  |             | 0110001                                 |           |
| > 3 corco0:31]   | XXXXXXXXXXXX | 1111111100000  | 0000111111111000                        | X       | 1111111111111                           | 1110000000000 | 000000           | 001111111   | 111111111111111                         | 111111111 |
|                  |              |                |                                         |         |                                         |               |                  |             |                                         |           |
|                  |              |                |                                         |         |                                         |               |                  |             |                                         |           |

Waveforms of the received data, error vector, syndrome, retransmit and corrected codeword

Data received at third positive edge of clk: Last bit error Data received at fourth positive edge of clk: First and second bit error







- Data has 32 bits → (39,32) Hamming code is used
- The data memory and the instruction memory have ECC to correct the data being sent from the memory as it would be stored there for a longer duration of time, having chances of data being corrupted.
- At the **decode stage**, the register file has ECC to detect and correct errors in the data stored in the file.



#### **RESULTS**



Synthesis and implementation of the modified processor was done using Vivado 2018.3 for ZedBoard Zyng Evaluation and Development Kit.



Figure 9:Utilization report of the processor with BMI and ECC module



# **VERIFICATION**





#### **UVM Objects:**

- Transaction
- Sequence

#### **UVM Components:**

- Sequencer
- Driver
- Monitor
- Agent
- Scoreboard
- Environment
- Test

#### Modules:

- TB top
- DUT

Figure 10: Verification architecture used



# **VERIFICATION PLAN**



| Index | Test name  | Description                                               | Туре                  |
|-------|------------|-----------------------------------------------------------|-----------------------|
| 1     | Test Reset | The reset signal goes to one at different times           | Positive              |
| 2     | Test Start | The start values are varied                               | Positive and negative |
| 3     | Test PA    | Different program addresses are given at different times. | Positive and negative |
| 4     | Test Freq  | Different frequencies for clk                             | Positive              |

Table 2: Verification Plan used for the test bench



### **VERIFICATION IMPLEMENTATION**



#### **Results obtained after verification:**

- The design worked as expected when tested for frequencies from 1Hz to 2GHz.
- The instance coverage and the code coverage were obtained on simulating the test bench



#### VERIFICATION IMPLEMENTATION



#### **CODE COVERAGE**

```
C:/guestasim64_10.2c/examples/my_pkg.sv (/my_testbench_pkg) - by file - Default
Hits BC
          Ln#
          59
                 class to driver extends uvm driver #(to transaction);
          60
 Xs
          61
                  'uvm_component_utils(tc_driver)
          62
          63
                   virtual dut if dut vif;
          64
          65
                   function new(string name, uvm component parent);
          66
                     super.new(name, parent);
                     'uvm info("DRIVER", $sformatf("DRIVER NEW"), UVM LOW)
          68
                   endfunction
          69
          70
                   function void build phase (uvm phase phase);
                     if(!uvm config db#(virtual dut if)::get(this, "", "dut vif", dut vif)) begin
                        'uvm error("", "uvm config db::get failed")
          72
          73
                     end
          74
                   endfunction
          75
          76
                   task run phase (uvm phase phase);
          77
                     // First toggle reset
          78
          79
                     forever begin
          80
                       seq item port.get next item(req);
          81
                        'uvm info("DRIVER 1", $sformatf("VIF SIGNAL"), UVM LOW)
          82
                       dut vif.reset = req.reset;
          83
                     dut vif.start = req.start ;
          84
                       dut vif.scan = req.scan ;
          85
                       dut vif.program address = req.program address;
          86
          87
                       @(posedge dut_vif.clock);
          88
                       seq item port.item done();
          89
                        'uvm info("DRIVER 2", $sformatf("VIF SIGNAL done"), UVM LOW)
          00
          △ Assertions
                       A Cover Directives
                                       2 Covergroups
                                                      (§ Analysis
                                                                                             uvm_root.svh >
                                                                                                           (D) Details
                                                                    my_pkg.sv ×
                                                                                 testbench.sv
```

Figure 11: A section of code coverage of the tb



#### VERIFICATION IMPLEMENTATION



#### **INSTANCE COVERAGE**



Figure 12: Instance coverage of all modules



# VERIFICATION IMPLEMENTATION INSTANCE COVERAGE FOR UVM TEST BENCH



| Instance                                              | Total coverage |
|-------------------------------------------------------|----------------|
| my_testbench_pkg::sequence_rand::body                 | 87.5%          |
| my_testbench_pkg::sequence_rand::get_type_name        | 100%           |
| my_testbench_pkg::sequence_rand::new                  | 100%           |
| my_testbench_pkg::tc_driver::run_phase                | 100%           |
| my_testbench_pkg::tc_driver::new                      | 100%           |
| my_testbench_pkg::test_rand::run_phase                | 100%           |
| my_testbench_pkg::test_rand::build_phase              | 100%           |
| my_testbench_pkg::test_rand::get_type_name            | 100%           |
| my_testbench_pkg::test_rand::new                      | 100%           |
| my_testbench_pkg::base_test::extract_phase            |                |
| my_testbench_pkg::base_test::end_of_elaboartion_phase | 100%           |
| my_testbench_pkg::base_test::build_phase              | 100%           |
| my_testbench_pkg::base_test:;new                      | 100%           |
| my_testbench_pkg::my_env::connect_phase               |                |
| my_testbench_pkg::my_env::build_phase                 | 100%           |
| my_testbench_pkg::my_env::new                         | 100%           |
| my_testbench_pkg::my_agent1::connect_phase            | 100%           |
| my_testbench_pkg::my_agent1::build_phase              | 100%           |
| my_testbench_pkg::my_agent1::new                      | 100%           |
| my_testbench_pkg::my_agent2::connect_phase            | 100%           |
| my_testbench_pkg::my_agent2::build_phase              | 100%           |
| my_testbench_pkg::my_agent2::new                      | 100%           |
| my_testbench_pkg::my_passive_monitor::run_phase       | 100%           |
| my_testbench_pkg::my_passive_monitor::build_phase     | 66.7%          |
| my_testbench_pkg::my_passive_monitor::new             | 100%           |
| my_testbench_pkg::my_active_monitor::run_phase        | 100%           |
| my_testbench_pkg::my_active_monitor::build_phase      | 66.7%          |
| my_testbench_pkg::my_active_monitor::new              | 100%           |

Table 3: Instance Coverage for all instances of the test bench code





#### **Test Setup**

- The same C programs were tested on the design with and without the BMI extension.
- The programs were converted to ELF (Executable Linkable Format) files using the **riscv-gnu-toolchain** for the RV32I instruction set architecture.
- **Compiler Explorer** is used to match the C programs code to the RISC V assembly for analysis. Each instruction in C is colour coded to reflect the corresponding assembly code.
- The RISC V manual was referred to interpret the instructions and the replacement of BMIs was done accordingly.











**Greatest Common Divisor:** Stein's Algorithm is used to find the highest power of 2 that both inputs are divisible. Count trailing zeros BMI is implemented to perform the same function.



Figure 14: Stein's Algorithm is used for GCD





Secure Hash Algorithm: Requires big endian input where byte swap BMI can be used

```
.L15
                                                                                                     342
     count /= sizeof(LONG);
                                                                                                    343
                                                                                                            .L16:
     cn = (BVTE *) buffen:
                                                                                                     344
                                                                                                                            a5,-32(s0)
     for (i = 0; i < count; ++i) {
                                                                                                                            a5,0(a5)
                                                                                                    345
                                                                                                                    1bu
     ct[0] = cp[0];
                                                                                                     346
                                                                                                                            a5,-40(s0)
                                                                                                     347
                                                                                                                            a5,-32(s0)
     ct[1] = cp[1];
                                                                                                                            a5,1(a5)
                                                                                                    348
                                                                                                                    1bu
     ct[2] = cp[2];
                                                                                                     349
                                                                                                                            a5,-39(s0)
     ct[3] = cp[3];
                                                                                                                            a5,-32(s0)
                                                                                                     350
                                                                                       THE REAL PROPERTY.
     cp[0] = ct[3];
                                                                                                    351
                                                                                                                    1bu
                                                                                                                            a5,2(a5)
                                                                                                                            a5,-38(s0)
                                                                                                     352
     cp[1] = ct[2];
                                                                                                                            a5,-32(s0)
                                                                                                     353
                                                                                                                    1d
     cp[2] = ct[1];
                                                                                                                            a5,3(a5)
                                                                                                     354
                                                                                                                    1bu
     cp[3] = ct[0];
                                                                                                                            a5,-37(s0)
                                                                                                    355
     cp += sizeof(LONG);
                                                                                                     356
                                                                                                                            a4, -37(s0)
                                                                                                    357
                                                                                                                            a5, -32(s0)
                                                                                       of Olde orle-result to + Old
male orle-result by
                                                                                                    358
                                                                                                                            a4,0(a5)
                                                                                                     359
                                                                                                                    1d
                                                                                                                            a5, -32(s0)
                                                                                                                            a5, a5, 1
                                                                                                     360
                                                                                                                    addi
                                                                                                                    1bu
                                                                                                                            a4, -38(s0)
                                                                                                    361
#endif /* LITTLE ENDIAN */
                                                                                                                            a4,0(a5)
                                                                                                    362
```

**Figure 15**: Byte swap implemented in Secure Hash Algorithm(SHA)





Secure Hash Algorithm: Requires rotate left function where the rotate left BMI can be used

```
/* 32-bit rotate */
    efine ROT32(x,n) ((x << n) | (x >> (32 - n)))
  #define FUNC(n,i)
      temp = ROT32(A,5) + f##n(B,C,D) + E + W[i] + CONST##n; 
      E = D; D = C; C = ROT32(B,30); B = A; A = temp
  /* do SHA transformation */
                                                                                                          a5,-64(s0)
   FUNC(4,70); FUNC(4,71); FUNC(4,72); FUNC(4,73); FUNC(4,74
                                                                                                          a4, a4, a5
   FUNC(4,75); FUNC(4,76); FUNC(4,77); FUNC(4,78); FUNC(4,79)
                                                                                     110
                                                                                                          a5, -20(s0)
else /* !UNROLL LOOPS */
                                                                                     111
                                                                                                          a5, a5, 3
   for (i = 0; i < 20; ++i) {
                                                                                                          a3.s0.-16
                                                                                                          a5,a3,a5
   FUNC(1,i);
                                                                                     114
                                                                                                          a5,-696(a5)
                                                                                                          a4,a4,a5
   for (i = 20; i < 40; ++i) {
                                                                                                          a5,1518501888
                                                                                                          a5, a5, -1639
   FUNC(2,i);
                                                                                     118
                                                                                                          a5,a4,a5
                                                                                                          a5, -72(s0)
   for (i = 40; i < 60; ++i) {
                                                                                                          a5,-56(s0)
   FUNC(3,i);
                                                                                                          a5,-64(s0)
                                                                                     121
                                                                                                          a5,-48(s0)
                                                                                     123
                                                                                                          a5,-56(s0)
   for (i = 60; i < 80; ++i) {
                                                                                                          a5,-40(s0)
   FUNC(4,i);
                                                                                                         a4, a5, 30
                                                                                     126
                                                                                                          a5, -40(s0)
                                                                                                         a5, a5, 2
      /* !UNROLL LOOPS */
                                                                                                          a5,a4,a5
   sha_info->digest[0] += A;
                                                                                                          a5,-48(s0)
   sha info->digest[1] += B;
                                                                                     130
                                                                                                          a5,-32(s0)
   sha_info->digest[2] += C;
                                                                                                          a5, -40(s0)
```

Figure 16: Rotate left implemented in the Secure Hash Algorithm (SHA)





**Integer Square Root:** It is a basic math program from MiBench without multiplications or divisions aimed to perform on a variety of processors. Figure 10 shows that the program checks the inconsequential MSBs of the input where count leading zeros BMI is implemented.



Figure 17: Finding inconsequential MSB in square root





**Fast Fourier Transform (FFT):** It is a digital signal processing test from MiBench. Figure 14 shows that the algorithm requires bit reversed addressing where bit reverse BMI is replaced.



Figure 18: Bit reverse implemented in Fast Fourier Transform





**Miscellaneous Bit Count Programs:** A number of bit count algorithms are present in MiBench ranging from simple to sophisticated as shown in Figures 11, 12 and 13. The popcount BMI is used instead of these algorithms.

```
The state of the s
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                zero, -20(s0)
int bit_count(unsigned int x)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-36(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                     9
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               sext.w a5,a5
                                           int n = 0;
                                                                                                                                                                                                                                                                                                                                                                                                                                  10
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            a5,.L2
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              begz
                                                                                                                                                                                                                                                                                                                                                                                                                                 11
                                                                                                                                                                                                                                                                                                                                                                                                                                                             .L3:
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-20(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                  12
  ** The loop will execute once for each bit of x set, this is in ave
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              a5,a5,1
                                                                                                                                                                                                                                                                                                                                                                                                                                  13
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               addiw
                twice as fast as the shift/test method.
                                                                                                                                                                                                                                                                                                                                                                                                                                  14
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-20(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                 15
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-36(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                 16
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              addiw
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            a5,a5,-1
                                            if (x) do
                                                                                                                                                                                                                                                                                                                                                                                                                                 17
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              sext.w a4.a5
                                                                             n++;
                                                                                                                                                                                                                                                                                                                                                                                                                                  18
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-36(s0)
                                           while (0 != (x = x&(x-1)));
                                                                                                                                                                                                                                                                                                                                                                                                                                  19
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5, a5, a4
                                                                                                                                                                                                                                                                                                                                                                                                                                  20
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5,-36(s0)
                                           return(n);
                                                                                                                                                                                                                                                                                                                                                                                                                                 21
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5, -36(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                  22
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             sext.w a5,a5
                                                                                                                                                                                                                                                                                                                                                                                                                                  23
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             bnez
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              a5..L3
 #include (stdlib.h>
                                                                                                                                                                                                                                                                                                                                                                                                                                                               .L2:
                                                                                                                                                                                                                                                                                                                                                                                                                                  24
 #include <stdio.h>
                                                                                                                                                                                                                                                                                                                                                                                                                                 25
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a5, -20(s0)
                                                                                                                                                                                                                                                                                                                                                                                                                                  26
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                a0, a5
                                                                                                                                                                                                                                                                                                                                                                                                                                 27
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                s0,40(sp)
int main()
                                                                                                                                                                                                                                                                                                                                                                                                                                  28
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              addi
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              sp, sp, 48
                                                                                                                                                                                                                                                                                                                                                                                                                                   29
```

Figure 19: Bit Count algorithm 1



```
a5, s0, -36
                                                                                               413
                                                                                                                    a5,-24(s0)
                                                                                               414
                                                                                                            1d
                                                                                                                   a5,-24(s0)
                                                                                              415
                                                                                                            addi
                                                                                                                   a4, a5,1
    Count bits in each byte
                                                                                               416
                                                                                                                   a4, -24(s0)
                                                                                              417
                                                                                                                   a5,0(a5)
                                                                                               418
                                                                                                                   a4, a5
                                                                                                            sext.w
    by Auke Reitsma, works best on Microsoft, Symantec, and other:
                                                                                               419
                                                                                                                   a5,%hi(bits)
*/
                                                                                               420
                                                                                                            addi
                                                                                                                   a5, a5, %lo(bits)
                                                                                   -
                                                                                               421
                                                                                                                   a5,a4,a5
                                                                                               422
                                                                                                                   a5,0(a5)
                                                                                                            1bu
int AR_btbl_bitcount(unsigned int x)
                                                                                               423
                                                                                                                   a5,-28(s0)
                                                                                               424
                                                                                                            1d
                                                                                                                   a5,-24(s0)
                                                                                               425
                                                                                                                   a4,a5,1
       unsigned char * Ptr = (unsigned char *) &x ;
                                                                                   HIER.
                                                                                               426
                                                                                                                   a4, -24(s0)
                                                                                                            sd
       int Accu ;
                                                                                               427
                                                                                                                   a5,0(a5)
                                                                                                            1bu
                                                                                               428
                                                                                                            sext.w a4,a5
                                                                                               429
                                                                                                                   a5,%hi(bits)
       Accu = bits[ *Ptr++ ];
                                                                                               430
                                                                                                            addi
                                                                                                                   a5, a5, %lo(bits)
       Accu += bits[ *Ptr++ ];
                                                                                               431
                                                                                                                   a5,a4,a5
                                                                                               432
                                                                                                                   a5,0(a5)
       Accu += bits[ *Ptr++ ];
                                                                                                            1bu
                                                                                               433
                                                                                                            sext.w a5,a5
       Accu += bits[ *Ptr ];
                                                                                               434
                                                                                                                    a4, -28(s0)
       return Accu;
                                                                                               435
                                                                                                                   a5, a4, a5
                                                                                               436
                                                                                                                   a5, -28(s0)
                                                                                                                   a5,-24(s0)
```

Figure 20: Bit Count algorithm 2



Figure 21: Bit Count algorithm 3





| Program     | Without BMIs | With BMI | Speedup | BMI used       |
|-------------|--------------|----------|---------|----------------|
| Binary GCD  | 165          | 93       | 1.79    | ctz            |
| Square root | 1691         | 829      | 2.04    | clz            |
| SHA         | 2027         | 1748     | 1.15    | rotl and bswap |
| FFT         | 28378        | 24256    | 1.16    | brev           |
| Bitcount 1  | 208          | 87       | 2.39    | popent         |
| Bitcount 2  | 845          | 87       | 9.71    | popent         |
| Bitcount 3  | 4539         | 87       | 52.17   | popent         |

**Table 4**:Execution time in cycles for the test with and without BMIs







Video 1:Demonstration of gcd program without BMI using Vivado.







Video 2:Demonstration of gcd program with BMI using Vivado.





#### <u>ACCOMPLISHMENTS</u>

- 1. Literature survey of RISC V processors and research on required instructions to enhance efficiency
- 2. Study and implementation of Bit Manipulation Instructions Extensions
- Study and implementation of Error Correction Coding
- 4. Verification plan and implementation
- 5. Performance analysis







- 1. Adding more bit manipulation instructions.
- 2. Implementing ECC algorithms that can correct a higher number of bits.







- [5] MiBench: A free, commercially representative embedded benchmark suite
- [6] https://content.riscv.org/wp-content/uploads/2017/05/riscv-spec-v2.2.pdf
- [7]https://www.chegg.com/homework-help/questions-and-answers/use-provided-set-risc-v-instructions-seen-answer-following-problem-q32767781
- [8]https://godbolt.org/





#### **GANTT CHART**









Project Report -YES
Project Poster - YES
Project Video - YES
Research Paper - NA
Individual Contribution Statement - YES





## **THANK YOU**