

## STY145N65M5

# N-channel 650 V, 0.012 Ω typ., 138 A MDmesh™ M5 Power MOSFET in a Max247 package

Datasheet - production data



Figure 1: Internal schematic diagram



#### **Features**

| Order code  | V <sub>DS</sub> @ T <sub>Jmax</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|-------------|-------------------------------------|--------------------------|----------------|
| STY145N65M5 | 710 V                               | 0.015 Ω                  | 138 A          |

- Extremely low R<sub>DS(on)</sub>
- Low gate charge and input capacitance
- Excellent switching performance
- 100% avalanche tested

### **Applications**

Switching applications

### Description

This device is an N-channel Power MOSFET based on the MDmesh<sup>™</sup> M5 innovative vertical process technology combined with the well-known PowerMESH<sup>™</sup> horizontal layout. The resulting product offers extremely low onresistance, making it particularly suitable for applications requiring high power and superior efficiency.

**Table 1: Device summary** 

| Order code  | Marking  | Package | Packaging |
|-------------|----------|---------|-----------|
| STY145N65M5 | 145N65M5 | Max247  | Tube      |

Contents STY145N65M5

## Contents

| 1 | Electrical ratings |                                     |    |  |  |  |
|---|--------------------|-------------------------------------|----|--|--|--|
| 2 | Electric           | cal characteristics                 | 4  |  |  |  |
|   | 2.1                | Electrical characteristics (curves) | 6  |  |  |  |
| 3 | Test cir           | ·cuits                              | 8  |  |  |  |
| 4 | Packag             | e information                       | 9  |  |  |  |
|   | 4.1                | Max247 package information          | 9  |  |  |  |
| 5 | Revisio            | n history                           | 11 |  |  |  |

STY145N65M5 Electrical ratings

# 1 Electrical ratings

Table 2: Absolute maximum ratings

| Symbol                         | Parameter                                                                                  | Value       | Unit |
|--------------------------------|--------------------------------------------------------------------------------------------|-------------|------|
| V <sub>GS</sub>                | Gate-source voltage                                                                        | ± 25        | V    |
| $I_D$                          | Drain current (continuous) at T <sub>C</sub> = 25 °C                                       | 138         | Α    |
| $I_D$                          | Drain current (continuous) at T <sub>C</sub> = 100 °C                                      | 87          | Α    |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                                                     | 552         | Α    |
| P <sub>TOT</sub>               | Total dissipation at $T_C = 25$ °C                                                         | 625         | W    |
| I <sub>AR</sub>                | Avalanche current, repetitive or not repetitive (pulse width limited by $T_{jmax}$ )       | 12          | Α    |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting $T_j$ = 25 °C, $I_D$ = $I_{AR}$ , $V_{DD}$ = 50 V) | 2420        | mJ   |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                                                          | 15          | V/ns |
| T <sub>stg</sub>               | Storage temperature                                                                        | - 55 to 150 | °C   |
| Tj                             | Max. operating junction temperature                                                        | 150         |      |

#### Notes:

Table 3: Thermal data

| Symbol                | Parameter                               | Value | Unit |
|-----------------------|-----------------------------------------|-------|------|
| R <sub>thj-case</sub> | Thermal resistance junction-case max    | 0.2   | °C/W |
| R <sub>thj-amb</sub>  | Thermal resistance junction-ambient max | 30    | °C/W |

 $<sup>\</sup>ensuremath{^{(1)}}\mbox{Pulse}$  width limited by safe operating area.

 $<sup>^{(2)}</sup>I_{SD} \le$  138 A, di/dt  $\le$  400 A/µs;  $V_{DS(peak)} < V_{(BR)DSS}, \ V_{DD} =$  400 V.

Electrical characteristics STY145N65M5

### 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified

Table 4: On/off states

| Symbol              | Parameter                                        | Test conditions                                                             | Min. | Тур.  | Max.  | Unit |
|---------------------|--------------------------------------------------|-----------------------------------------------------------------------------|------|-------|-------|------|
| $V_{(BR)DSS}$       | Drain-source breakdown voltage                   | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$                                  | 650  |       |       | V    |
|                     | Zoro goto voltago droin                          | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V}$                              |      |       | 10    | μΑ   |
| I <sub>DSS</sub>    | I <sub>DSS</sub> Zero gate voltage drain current | $V_{GS} = 0 \text{ V}, V_{DS} = 650 \text{ V},$<br>$T_{C} = 125 \text{ °C}$ |      |       | 100   | μΑ   |
| I <sub>GSS</sub>    | Gate-body leakage current                        | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 25 \text{ V}$                           |      |       | ±100  | nΑ   |
| $V_{GS(th)}$        | Gate threshold voltage                           | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                        | 3    | 4     | 5     | V    |
| R <sub>DS(on)</sub> | Static drain-source on-resistance                | $V_{GS} = 10 \text{ V}, I_D = 69 \text{ A}$                                 |      | 0.012 | 0.015 | Ω    |

Table 5: Dynamic

| Symbol                            | Parameter                                       | Test conditions                                                         | Min. | Тур.  | Max. | Unit |
|-----------------------------------|-------------------------------------------------|-------------------------------------------------------------------------|------|-------|------|------|
| C <sub>iss</sub>                  | Input capacitance                               |                                                                         | -    | 18500 | ı    | pF   |
| C <sub>oss</sub>                  | Output capacitance                              | V <sub>DS</sub> = 100 V, f = 1 MHz,                                     | -    | 413   | ı    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance                    | $V_{GS} = 0 V$                                                          | -    | 11    | -    | pF   |
| C <sub>o(er)</sub> <sup>(1)</sup> | Equivalent output capacitance energy related    | $V_{GS} = 0$ , $V_{DS} = 0$ to 520 V                                    | -    | 415   | ı    | pF   |
| C <sub>o(tr)</sub> <sup>(2)</sup> | Equivalent output capacitance time related      |                                                                         | -    | 1950  | ı    | pF   |
| R <sub>G</sub>                    | Intrinsic gate resistance f = 1 MHz, open drain |                                                                         | -    | 0.7   | ı    | Ω    |
| $Q_g$                             | Total gate charge                               | $V_{DD} = 520 \text{ V}, I_D = 69 \text{ A},$                           | -    | 414   | ı    | nC   |
| $Q_{gs}$                          | Gate-source charge                              | V <sub>GS</sub> = 10 V (see Figure 15:<br>"Test circuit for gate charge | -    | 114   | -    | nC   |
| $Q_{\text{gd}}$                   | Gate-drain charge                               | behavior")                                                              | -    | 164   | -    | nC   |

#### Notes:

 $<sup>^{(1)}</sup>C_{o(er)}$  is defined as a constant equivalent capacitance giving the same stored energy as  $C_{oss}$  when  $V_{DS}$  increases from 0 to 80%  $V_{DSS}$ 

 $<sup>^{(2)}</sup>C_{o(tr)} \ \text{is defined as a constant equivalent capacitance giving the same charging time as $C_{oss}$ when $V_{DS}$ increases from 0 to 80% $V_{DSS}$}$ 

#### Table 6: Switching times

| Table 6. Ownering times |                    |                                                                       |      |      |      |      |
|-------------------------|--------------------|-----------------------------------------------------------------------|------|------|------|------|
| Symbol                  | Parameter          | Test conditions                                                       | Min. | Тур. | Max. | Unit |
| t <sub>d(V)</sub>       | Voltage delay time | $V_{DD} = 400 \text{ V}, I_D = 85 \text{ A}$                          | ı    | 255  | 1    | ns   |
| t <sub>r(V)</sub>       | Voltage rise time  | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$<br>(see Figure 16: "Test circuit | •    | 11   | 1    | ns   |
| t <sub>f(i)</sub>       | Current fall time  | for inductive load switching                                          | -    | 82   | -    | ns   |
| $t_{C(off)}$            | Crossing time      | and diode recovery times" and Figure 19: "Switching time waveform")   | -    | 88   | -    | ns   |

#### Table 7: Source drain diode

| Symbol                         | Parameter Test conditions     |                                                                                             | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                | Source-drain current          |                                                                                             | -    |      | 138  | Α    |
| I <sub>SDM</sub> , (1)         | Source-drain current (pulsed) |                                                                                             | -    |      | 552  | Α    |
| V <sub>SD</sub> <sup>(2)</sup> | Forward on voltage            | $V_{GS} = 0 \text{ V}, I_{SD} = 138 \text{ A}$                                              | -    |      | 1.5  | V    |
| t <sub>rr</sub>                | Reverse recovery time         | I <sub>SD</sub> = 138 A,                                                                    | -    | 568  |      | ns   |
| Qrr                            | Reverse recovery charge       | $di/dt = 100 \text{ A/}\mu\text{s},$<br>$V_{DD} = 100 \text{ V (see } Figure$               | -    | 14.5 |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | 16: "Test circuit for inductive load switching and diode recovery times")                   | -    | 51   |      | Α    |
| t <sub>rr</sub>                | Reverse recovery time         | rse recovery time I <sub>SD</sub> = 138 A,                                                  |      | 728  |      | ns   |
| Qrr                            | Reverse recovery charge       | di/dt = 100 A/μs,<br>V <sub>DD</sub> = 100 V, T <sub>i</sub> = 150 °C                       | -    | 24.5 |      | μC   |
| I <sub>RRM</sub>               | Reverse recovery current      | (see Figure 16: "Test circuit<br>for inductive load switching<br>and diode recovery times") | -    | 67   |      | А    |

#### Notes:

 $<sup>^{(1)}</sup>$ Pulse width is limited by safe operating area

 $<sup>^{(2)}\</sup>text{Pulsed:}$  pulse duration = 300  $\mu\text{s},$  duty cycle 1.5%

## 2.2 Electrical characteristics (curves)













STY145N65M5 Electrical characteristics

Figure 9: Normalized gate threshold voltage vs temperature

V<sub>GS(th)</sub>
(norm)
1.10

1.00

0.90

0.80

0.70
-50 -25 0 25 50 75 100 TJ(°C)

Figure 11: Normalized V<sub>(BR)DSS</sub> vs temperature AM10399v1 1.08 ID = 1mA1.06 1.04 1.02 1.00 0.98 0.96 0.94 0.92 TJ(°C) -25 25 50 75 100 0





The previous figure Eon includes reverse recovery of a SiC diode.

Test circuits STY145N65M5

## 3 Test circuits

Figure 14: Test circuit for resistive load switching times

Figure 15: Test circuit for gate charge behavior

12 V 47 kΩ 100 nF 1 kΩ

Vos 1 kΩ 1 kΩ

Vos 1 kΩ 1 kΩ

AM01466y1

Figure 16: Test circuit for inductive load switching and diode recovery times







## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: **www.st.com**. ECOPACK® is an ST trademark.

## 4.1 Max247 package information

HEAT-SINK PLANE Gate D A 1 *b1 b2* BACK VIEW 0094330\_Rev\_D

Figure 20: Max247 package outline

Table 8: Max247 package mechanical data

| Dim.   | mm    |      |       |  |  |
|--------|-------|------|-------|--|--|
| Dilli. | Min.  | Тур. | Max.  |  |  |
| А      | 4.70  | -    | 5.30  |  |  |
| A1     | 2.20  | -    | 2.60  |  |  |
| b      | 1.00  | -    | 1.40  |  |  |
| b1     | 2.00  | -    | 2.40  |  |  |
| b2     | 3.00  | -    | 3.40  |  |  |
| С      | 0.40  | -    | 0.80  |  |  |
| D      | 19.70 | -    | 20.30 |  |  |
| е      | 5.35  | -    | 5.55  |  |  |
| E      | 15.30 | -    | 15.90 |  |  |
| L      | 14.20 | -    | 15.20 |  |  |
| L1     | 3.70  | -    | 4.30  |  |  |

STY145N65M5 Revision history

# 5 Revision history

Table 9: Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                     |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25-Sep-2012 | 1        | First release.                                                                                                                                                                                                                                                                                              |
| 17-Jan-2013 | 2        | Modified: I <sub>AR</sub> and E <sub>AS</sub> values Modified: typical values on Table 5, 6 and 7                                                                                                                                                                                                           |
| 13-Nov-2015 | 3        | Updated title, features and description on cover page.  Document status promoted from preliminary to production data.  Modified: Table 2: "Absolute maximum ratings" and Table 3: "Thermal data"  Updated: Figure 4: "Output characteristics" and Figure 5: "Transfer characteristics"  Minor text changes. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved

