#### Overview:

For this lab, we created a 16-bit ALU to handle 5 different opcodes for: 'AND', 'OR', 'add', 'subtract' and 'set on less than'. We were asked to use carry-look-ahead addition and set the zero/overflow flags correctly.

In order to implement this ALU using carry-look-ahead addition, we created an ALU Slice which takes 4-bit operands, a and b, a carry in bit, the 3-bit opcode, and 'Less'. This slice uses the CLA from lab 1 to add the two 4-bit operands. The slice also finds the result of and'ing and or'ing the four bit operands together. Now that we have all the possible results, we use a 4-to-1 MUX to get the correct output (based on the opcode).

In order to get the 'set on less than' operation to work, we had to create a specialized MSB ALU Slice that has an output, 'set', which is set if a < b (so if the result of a-b is negative, meaning the msb=1, then 'set'=1).

We combine these slices into a 16-bit ALU which is a combination of 3 ALU slices and 1 of the specialized MSB slices. The specialized MSB slice passes the 'set' bit into the first ALU slice, so that if a < b (and opcode==111), the output from the ALU will be 0x0001.

In order to get the zero flag working, we simply check if the output from the ALU is zero. If the output is zero, the flag is set. In order to get the overflow flag working correctly, we check if operands a and b are both positive but we get a negative output, the overflow flag is set. If both operands are negative but we get a positive output, the overflow is set. If one of the operands is positive and another is negative, there is no chance of overflow, so the overflow flag isn't set.

In order to check that our 16-bit ALU is working, we tested each operation with different inputs. You can see the results of our tests in the rest of this document.

Estimated time: ~6hrs

**Most valuable:** learning more verilog syntax, working with opcodes and mux's.

Least valuable: implementing CLA was repetitive and not very helpful.

Improvements: none

#### Test 'AND':

| 2_testbench/out    | 00000000000000000 | 0000000000000 | 0000 |  |
|--------------------|-------------------|---------------|------|--|
| j2_testbench/clk   | 0                 |               |      |  |
| /proj2_testbench/a | 0101010101010101  | 010101010101  | 0101 |  |
| /proj2_testbench/b | 1010101010101010  | 101010101010  | 1010 |  |
| bench/OPCODE       | 000               | 000           |      |  |
| testbench/Zero     | St1               |               |      |  |
| tbench/Overflow    | St0               |               |      |  |
|                    |                   |               |      |  |

You can see that the output is as we expected, which means this test case passes. Also, the zero flag has been set because the output is all zeros, which is correct!

Case 2: a = 16'b1010101010101010; b = 16'b1010101010101010; expected = 16'b1010101010101010

| + /2_testbench/out     | 1010101010101010 | 1010101010101010 |  |
|------------------------|------------------|------------------|--|
| j2_testbench/clk       | 0                |                  |  |
| 🛨 🧇 /proj2_testbench/a |                  |                  |  |
| 🛂 🧇 /proj2_testbench/b | 1010101010101010 | 1010101010101010 |  |
| ■ →bench/OPCODE        | 000              | 000              |  |
| 🥎testbench/Zero        | St0              |                  |  |
| 🥠tbench/Overflow       | St0              |                  |  |
|                        |                  |                  |  |

You can see that the output is as we expected, which means this test case passes. The output is no longer zeros, so the zero flag not being set is correct!

Case 3: a = 16'b1010101010101010; b = 16'b00000000000001; (and b=b+1 on posedge)

| nch/out  | 00000000000001010 | 00000000000 | 000000 | <br>( <u>00000</u> | 00000000001 | 0 |
|----------|-------------------|-------------|--------|--------------------|-------------|---|
| 🔷nch/clk | 0                 |             |        |                    |             |   |
| 🔷bench/a | 1010101010101010  | 1010101010  | 101010 |                    |             |   |
| 🔷bench/b | 0000000000011111  | 0000000000  | 000001 | 00000              | 00000000001 | 0 |
| →CODE    | 000               | 000         |        |                    |             |   |
| h/Zero   | St0               |             |        |                    |             |   |
| verflow  | St0               |             |        |                    |             |   |
|          |                   |             |        |                    |             |   |

Now you can see that the results for some type of "random" input is correct, and the zero flag is still being set correctly. In all of these cases, the overflow flag is zero. This is because there is no overflow when you're doing an AND operation.

### Test 'OR'

| 2_testbench/out    | 00000000000000000 | 000000000000000 |  |
|--------------------|-------------------|-----------------|--|
| j2_testbench/clk   | 0                 |                 |  |
| /proj2_testbench/a | 00000000000000000 | 000000000000000 |  |
| /proj2_testbench/b | 00000000000000000 | 000000000000000 |  |
| bench/OPCODE       | 001               | 001             |  |
| testbench/Zero     | St1               |                 |  |
| tbench/Overflow    | St0               |                 |  |
|                    |                   |                 |  |

The output is as expected, and the zero flag is set because the output is all zeros.

Case 2: a = 16'b1101010101010101; b = 16'b00010001000100010; expected = 16'b110101010101010101

| •                  |                  |                  |
|--------------------|------------------|------------------|
| 2_testbench/out    | 1101010101010101 | 1101010101010101 |
| j2_testbench/clk   | 0                |                  |
| /proj2_testbench/a | 1101010101010101 | 11010101010101   |
| /proj2_testbench/b | 0001000100010001 | 0001000100010001 |
| bench/OPCODE       | 001              | 001              |
| testbench/Zero     | St0              |                  |
| tbench/Overflow    | St0              |                  |
|                    |                  |                  |

For these more inputs, you can see that the output is as expected and the zero flag is no longer set.

#### Test 'add':

Case 1: (test a simple carry) a = 16'b00000000001101; b = 16'b00000000001010; expected = 16'b000000000010111

| 2_testbench/out     | 0000000000010111  | 000000000010111 |  |
|---------------------|-------------------|-----------------|--|
| j2_testbench/clk    | 0                 |                 |  |
| ·/proj2_testbench/a | 0000000000001101  | 000000000001101 |  |
| /proj2_testbench/b  | 00000000000001010 | 000000000001010 |  |
| bench/OPCODE        | 010               | 010             |  |
| testbench/Zero      | St0               |                 |  |
| tbench/Overflow     | St0               |                 |  |
|                     |                   |                 |  |

For these inputs the output is as expected. The zero and overflow flags aren't set, which is correct.

# Case2: (test overflow) a = 16'b011111111111111; b = 16'b0111110000101010; expected = 16'b1111110000101001

| → /proj2_testbench/out | 1111110000101001    | 1111110000101001 |
|------------------------|---------------------|------------------|
| /proj2_testbench/clk   | 0                   |                  |
| 🛨 🥠 /proj2_testbench/a | 01111111111111111   | 0111111111111111 |
| 🛨 👉 /proj2_testbench/b | 0111111000010101010 | 0111110000101010 |
| ■ ★estbench/OPCODE     | 010                 | 010              |
| 🦴 🥠oj2_testbench/Zero  | St0                 |                  |
| estbench/Overflow      | St1                 |                  |

For these inputs the overflow flag should be set because we're adding two positive numbers and the result is a negative number.

#### **Test 'subtract':**

Case 1: (with borrowing) a = 16'b0011110101110111; b = 16'b0000011100000110; expected =16'b0011011001110001

| /proj2_testbench/    | 00110110011100  | 0011011001110001 |  |
|----------------------|-----------------|------------------|--|
| /proj2_testbench/    | 0               |                  |  |
| ▶ /proj2_testbench/a | 001111010111101 | 0011110101110111 |  |
| /proj2_testbench/b   | 00000111000001  | 0000011100000110 |  |
| /proj2_testbench/    | 110             | 110              |  |
| /proj2_testbench/    | St0             |                  |  |
| /proj2_testbench/    | St0             |                  |  |
| =                    |                 |                  |  |

The output is as expected, success!

Case 2: (overflow) a = 16'b0111111111111111; b=16'b11111111000010000; expected=16'b1000000111011111 (overflow set).

| /proj2_testbench/  | 10000001110111  | 1000000111011111  |  |
|--------------------|-----------------|-------------------|--|
| /proj2_testbench/  | 0               |                   |  |
| /proj2_testbench/a | 011111111111011 | 01111111111101111 |  |
| /proj2_testbench/b | 111111110000100 | 1111111000010000  |  |
| /proj2_testbench/  | 110             | 110               |  |
| /proj2_testbench/  | St0             |                   |  |
| /proj2_testbench/  | St1             |                   |  |
|                    |                 |                   |  |

Here, because we are subtracting a negative number from a positive number, we should get a positive result. The fact that we get a negative result means we have overflow!

## Test 'set on less than':

Case 1: (a<b) a = 16'b000000000000000; b = 16'b0000000000000001; expected = 16'b000000000000001

|                    | <u> </u>           |                 |  |
|--------------------|--------------------|-----------------|--|
| 2_testbench/out    | 000000000000000001 | 000000000000001 |  |
| j2_testbench/clk   | 0                  |                 |  |
| /proj2_testbench/a | 000000000000000000 | 000000000000000 |  |
| /proj2_testbench/b | 00000000000000001  | 000000000000001 |  |
| bench/OPCODE       | 111                | 111             |  |
| testbench/Zero     | St0                |                 |  |
| tbench/Overflow    | St0                |                 |  |
|                    |                    |                 |  |

Because a is less than b, the output should be 0x0001 and it is!

| 2_testbench/out      | 00000000000000000 | 000000000000000 |
|----------------------|-------------------|-----------------|
| j2_testbench/clk     | 0                 |                 |
| · /proj2_testbench/a | 0000000000000011  | 000000000000011 |
| /proj2_testbench/b   | 00000000000000001 | 000000000000001 |
| bench/OPCODE         | 111               | 111             |
| testbench/Zero       | St1               |                 |
| tbench/Overflow      | St0               |                 |
|                      |                   |                 |

Because a is greater than b, the output should be 0x0000 and it is! Also in this case the zero flag is set, which is correct.