

# FT61F02X

# **PWM345 Application note**



### Table of contents

| . PWMXandTIMERX                        | 3  |
|----------------------------------------|----|
| Timer3/4/50verflow period              | 3  |
| Timer3/4/5Summary of related registers | 4  |
| 1.1. TMRxH/Lreading and writing        | .6 |
| 1.2. BUZZEROperating mode              | 6  |
| BUZZERcycle                            | 6  |
| 1.3. PWMOperating mode                 | 6  |
| PWMxcycle                              | 7  |
| PWMxDuty cycle                         | 7  |
| PWMxconfiguration                      | 7  |
| Application examples                   | 3  |
| ontact information                     | 12 |



# FT61F02x PWM345application

# 1. PWMxandTIMERx



picture1-1PWM3/4/5Structure diagram

Apart from ECCP provided by the module 1 Road Enhanced PWMB esides, On-chip also integrates 3 Road time base and duty cycle are independent of each other 12 bit PWM, They all have the following properties:

- increment counter
- BUZZER/PWMoutput optional BUZZER/
- PWMOutput polarity selectable 8kind
- PWMresolution
- 4Two kinds of clock sources are optional
- 1~256frequency division optional
- 7bit prescaler
- Overflow interrupt or match interrupt
- Clock Modulation Output

TIMER3/4/5are all12bit-up counter that can be registered via theTMRxH:TMRxL (xcan be3/4/5)To access the count value, the software TMRxH:TMRxLA write operation will directly update the count value. whenPxEN (PWMxCR1.7)for0, work in timer mode. When the internal clock is selected as the counting source, it is a timer, and when the external clock is selected as the counting source, it is a counter.

#### Timer3/4/5overflow cycle

TIMERxThe maximum number of digits is12bit, by pairingPxPER[2:0]The configuration can choose different overflow period.

- existBUZZERmode, when the count value and PRWhen the registers are equal, another count clockTIMERxwill automatically clear0;
- existTIMERxoverwrite if already enabledPxPERThe value ofTMRxIFplace1, it is recommended to configure thePxPERturned on afterTMRxON.

whenTIMERxcount valueTMRxH:TMRxLIncrements to the maximum count value (byPxPERspecified), at this timeTIMERxAn overflow occurs and sets the interrupt flag (TMRxIF),andTMRxH:TMRxLregister will reset on the next increment cycle to0x00. Triggering an interrupt and/or waking up from sleep after an overflow depends on the corresponding enable/shutdown control bit (GIE, PEIEandTMRxIE). Exit on interrupt service



flagTMRxIFclear0, so as not to loop into a break.

To wake from sleep, configure to use an external clockTOCK/T1CK (PxCKSRC=010or011), otherwiseTimer1will stop Count, maintaining the count value it had before going to sleep.

### Timer3/4/5Summary of related registers

| name    |                                                                          | register             | address                 | reset value      |              |
|---------|--------------------------------------------------------------------------|----------------------|-------------------------|------------------|--------------|
|         | PWMxcycle selection                                                      |                      |                         |                  |              |
| PxPER   | 000 = <u>4bit</u>                                                        | 100 = 9bit           | PWMxCR0                 |                  |              |
|         | 001 = 5bit                                                               | 101 = 10bit          | [6:4]                   |                  | RW-000       |
|         | 010 = 6bit                                                               | 110 = 11bit          | x = 3,4,5               |                  |              |
|         | 011 = 8bit                                                               | 111 = 12bit          |                         |                  |              |
|         | TIMERx/PWMxclock selection 1                                             |                      |                         | 0x10F/<br>0x115/ |              |
|         | 000 =system clock/(TxCKDIV+1)                                            |                      |                         |                  |              |
|         | 001 = HIRC/(TxCKDIV +1) 010 =                                            |                      |                         |                  |              |
|         | T0CK/(TxCKDIV +1) 011 = T10                                              | CK/                  | PWMxCR0                 | 0x11B            |              |
| wxya    | (TxCKDIV +1)                                                             |                      | [3:1]                   |                  | RW-000       |
|         | 100 = HIRC/(TxCKDIV +1), PWM3output low level 101                        |                      | x = 3,4,5               |                  |              |
|         | = HIRC/(TxCKDIV +1), PWM3output high level                               |                      |                         |                  |              |
|         | 110 = HIRC/(TxCKDIV +1), PWM3According to the high pulse modulationPxCK  |                      |                         |                  |              |
|         | 111 = HIRC/(TxCKDIV +1), PWM3According to low pulse modulationwxya       |                      | D                       |                  |              |
| wxya    | output selection                                                         | 1 = BUZZERoutput     | PWMxCR0[0]              |                  | RW-0         |
|         |                                                                          | <u>0 = PWMoutput</u> | x = 3,4,5               |                  |              |
| wxya    | TIMERx/PWMxOperating mode                                                | 1 = PWM/BUZZERmodel_ | PWMxCR1[7]<br>x = 3,4,5 | _                | RW-0         |
|         |                                                                          | <u>0 =timer mode</u> |                         |                  |              |
|         | PWMxoutput polarity                                                      | 1 =active low        | PWMxCR1[6]              |                  |              |
| wxya    |                                                                          | 0 =active high       | x = 3,4,5               |                  | RW-0         |
|         | PWMxPrescaler <sub>2</sub>                                               |                      | 0x110/                  |                  |              |
|         | 000 = 1:1                                                                |                      | -                       | 0x116/           |              |
| TMRxPS  | 001 = 1:2                                                                | 100 = 1:16           | PWMxCR1                 | 0x11C            | DIAL COO     |
|         |                                                                          | 101 = 1:32           | [5:3]                   |                  | RW-000       |
|         | 010 = 1:4                                                                | 110 = 1:64           | x = 3,4,5               |                  |              |
|         | 011 = 1:8                                                                | 111 = 1:128          |                         |                  |              |
| TMRxON  | TIMERxenable bit                                                         | 1 =Enable            | PWMxCR1[2]              |                  | RW-0         |
|         |                                                                          | 0 = <u>closure</u>   | x = 3,4,5               |                  | IXVV-U       |
| T3CKDIV | TMR3The clock frequency isf⊤₃cк/ ( T3CKDIV + 1 )₃                        |                      | T3CKDIV[7:0]            | 0x111            | RW-0000 0000 |
| T4CKDIV | / TMR4The clock frequency isf <sub>T4CK</sub> / ( T4CKDIV + 1 ) <b>3</b> |                      | T4CKDIV[7:0]            | 0x117            | RW-0000 0000 |

<sup>1</sup>Note: Select as internalRCfast clock (HIRC)When the system clock selects slow clock, external clock or crystal clock, the internalHIRCwill be on unless in sleep mode.

- 4 - 2021-11-02

<sup>2</sup>Prescaler CounterTMRxPSCan not read and write directly, when theTMRxH/xLWhen the register is written, the prescaler counter is automatically cleared0.

<sup>3</sup>Note: When rightTxCKDIVWhen the register is written, the divisor divider will be automatically cleared0.



| name    | state                                             | register     | address | reset value  |
|---------|---------------------------------------------------|--------------|---------|--------------|
| T5CKDIV | TMR5The clock frequency isfтscк/ ( T5CKDIV + 1 )3 | T5CKDIV[7:0] | 0x11D   | RW-0000 0000 |
| TMR3L   | TMR3Count result register low8bit                 | TMR3L[7:0]   | 0x10C   | RW-xxxx xxxx |
| TMR3H   | TMR3Count result register high4bit                | TMR3H[7:4]   | 0.400   | RW-xxxx      |
| PR3H    | PR3Period Register High4bit                       | TMR3H[3:0]   | 0x10D   | RW-1111      |
| PR3L    | PR3Period Register Low8bit                        | PR3L[7:0]    | 0x10E   | RW-1111 1111 |
| TMR4L   | TMR4Count result register low8bit                 | TMR4L[7:0]   | 0x112   | RW-xxxx xxxx |
| TMR4H   | TMR4Count result register high4bit                | TMR4H[7:4]   | 0 440   | RW-xxxx      |
| PR4H    | PR4Period Register High4bit                       | TMR4H[3:0]   | 0x113   | RW-1111      |
| PR4L    | PR4Period Register Low8bit                        | PR4L[7:0]    | 0x114   | RW-1111 1111 |
| TMR5L   | TMR5Count result register low8bit                 | TMR5L[7:0]   | 0x118   | RW-xxxx xxxx |
| TMR5H   | TMR5Count result register high4bit                | TMR5H[7:4]   | 0.4110  | RW-xxxx      |
| PR5H    | PR5Period Register High4bit                       | TMR5H[3:0]   | 0x119   | RW-1111      |
| PR5L    | PR5Period Register Low8bit                        | PR5L[7:0]    | 0x11A   | RW-1111 1111 |

surface1-1 Timer3/4/5Related User Control Registers

| name      |                             | state                             | register         | address | reset value |
|-----------|-----------------------------|-----------------------------------|------------------|---------|-------------|
|           | global interrupt            |                                   |                  |         |             |
| GIE       | 1 =Enable                   | 0 = <u>qlobal shutdown</u>        | INTCON[7]        | 0x0B    | RW-0        |
|           | (PEIE, TMR2IEBe applicable) | (wake up is not affected)         |                  | 0x8B    |             |
| PEIE      | Total Peripheral Interrupt  | 1 =Enable (TMR2IEBe applicable) 0 | INTCON[6]        | 0x10B   | RW-0        |
|           |                             | = <u>closure</u> (no wakeup)      | 11416014[0]      |         |             |
| P3INTS    | Timer3interrupt select bit  | 1 = TMR3andPR3match break 0 =     | PWM3CR0[7]       | 0×10F   | RW-0        |
|           |                             | TMR3overflow interrupt            | 1 441412 CT(0[7] | 0.0101  |             |
| TMR3IE    | Timer3interrupt enable bit  | 1 =Enable                         | PWM3CR1[1]       | - 0x110 | RW-0        |
| TIVINJIL  |                             | 0 = <u>closure</u> (no wakeup)    | T VVIVID CITT[1] |         |             |
| TMR3IF    | Timer3interrupt flag        | 1 =match/overflow (latch)         | PWM3CR1[0]       |         | RW-0        |
| LINIKOTE  |                             | 0 = <u>no match/no overflow</u>   | T VVIVID CITT[0] |         |             |
| P4INTS    | Timer4interrupt select bit  | 1 = TMR4andPR4match break 0 =     | PWM4CR0[7]       | 0x115   | RW-0        |
|           |                             | TMR4overflow interrupt            |                  |         |             |
| TMR4IE    | Timer4interrupt enable bit  | 1 =Enable                         | PWM4CR1[1]       | 0x116   | RW-0        |
| I IVIK41E |                             | 0 = <u>closure</u> (no wakeup)    |                  |         |             |
| TMR4IF    | Timer4interrupt flag        | 1 =match/overflow (latch)         | PWM4CR1[0]       |         | RW-0        |
| TIVIR41F  |                             | 0 = <u>no match/no overflow</u>   |                  |         |             |
| P5INTS    | Timer5interrupt select bit  | 1 = TMR5andPR5match break 0 =     | PWM5CR0[7]       | 0x11B   | RW-0        |
| PSINTS    |                             | TMR5overflow interrupt            | PVVIVISCRU[/]    | UXIID   | KVV-U       |
| TMR5IE    | Timer5interrupt enable bit  | 1 =Enable                         | PWM5CR1[1]       | 0x11C   | RW-0        |
|           |                             | 0 = <u>closure</u> (no wakeup)    |                  |         | KVV-0       |
| TMR5IF    | Timer5interrupt flag        | 1 =match/overflow (latch)         | PWM5CR1[0]       |         | RW-0        |
|           |                             | 0 = <u>no match/no overflow</u>   |                  |         | KVV-U       |

surface1-2 Timer3/4/5Interrupt Enable and Status Bits



### 1.1. TMRxH/Lreading and writing

TIMERxis an asynchronous clock, which is read by software in the running state12bitThe count value may be read when the low8bitafter,TIMERxAn overflow occurs and the count value is reset. At this time, if it is read high again4bitthen0.

For write operations, it is recommended to firstTIMERxstop (TMRxON=0), and then write the target value intoTMRxH/TMRxL.

# 1.2. BUZZEROperating mode



picture1-2 50%duty cycleBUZZERsquare wave

# **BUZZERcycle**

## Notice:

1.work atBUZZERmode, TIMERxautomatically work on 12 bitmode, with PxPERThe value of

2.whenTMRxH:LequalPRxhour,TMRxH:Lwill automatically clear0

### 3. BUZZERmode:

- ifPRx=0x000,butwxyapin fixed output0 12bitof
- TIMERxwhen overflowTMRxIFwill be set1

4.sameTIMERThe same mode, through the configuration (wxya,wxya,TMRxON,TMRxIE,PEIE)and"PxCKSRC = 010or 011",BUZZERCan work in sleep mode

# 1.3. PWMOperating mode



picture1-3 PWMxWorking mode (forward output)

- 6 - 2021-11-02



#### Notice:

If you want to use bothECCPofPWM (P1Apin outputPWMmodulation) andPWM3/4/5, the registerCCP1CONof P1M<1:0>to be configured as00 (Single output mode =P1Amodulation,P1B/P1C/P1Dfor the port). which is,ECCPpriority ratio PWM3/PWM4/PWM5high.

# **PWMxcycle**

PWMxcycle byTIMERxThe prescaler setting register of theTMRxPSandPxPERdecided together.

- NbitforPxPERThe number of timer digits set.

#### **PWMxduty cycle**

PWMThe duty cycle is set by the registerPRxH:LDecide.PRxH:Ltotal12bit, the software needs to be written twice separately. software writingPRxH:LThe value of will take effect immediately and will directly affect the currentPWMxduty cycle is recommended at start-upTIMERxBefore writing the target value intoPRx.

#### PWMxconfiguration

- 1.will be relatedTRISLocation1,prohibitPWMxpin output driver
- 2.WritePWMxCR0register value, setPWMxPeriod, interrupt generation method and selection of clock source
- 3.WritePWMxCR1Register value, configured asPWMmode, and the prescaler
- 4.loadPRxregister, setPWMduty cycle

5.configure and startTIMERx:

- WillPWMxCR1registerTMRXIFInterrupt flag bit cleared
- WillPWMxCR1registerTMRxONLocation1start upTIMERx

6.start overPWMcycle after enablingPWMoutput:

- waitTIMERxoverflow (PWMxCR1registerTMRxIFLocation1)
- will be relatedTRISbit clear enablePWMxpin output driver

7.sameTIMERThe same mode, through the configuration (wxya,wxya,TMRxON,TMRxIE,PEIE)and"PxCKSRC = 010or 011", PWMCan work in sleep mode

- 7 -

Note: ifPWMThe clock is set to the system clock (PxCKSRC=000), then any change in the system clock frequency will result inPWMFrequency changes.



### 2.Application example

```
/*file name:TEST_61F02x_PWM345.C
* Features:
          FT61F02x-EnhancedPWMDemo
*IC:
          FT61F023 SOP16
* Crystal:
          16M/2T
* illustrate:
          This program is used to demonstratePWM345Features
*
          In the demo program inPWM345output2kHz, 1kHz, 500Hz The
          duty cycle is50%signal of
           FT61F023 SOP16
* VDD------GND (VSS)16 | ------GND
* NC------|2(PA7) (PA0)15|-----NC
                    (PA1)14|----NC
* NC-----13(PA6)
* NC-----|4(PA5)
                  (PA2)13 | -----NC
                    (PA3)12 | -----NC
* PWM4----|5(PC3)
* PWM5----- | 6(PC2)
                    (PC0)11 | -----NC
* NC-----|7(PA4)
                  (PC1)10|-----NC
* NC------|8(PC5)
                    (PC4)09 | ---- PWM3
*/
# include "SYSCFG.h"
//PWMPin input and output control
#define PWM3Dir
                   TRISC4
#define PWM4Dir
                   TRISC3
#define PWM5Dir
                   TRISC2
/*-----
* Function name:interrupt
* Features: interrupt handling
* enter:
         none
* output: none
-----
----* / void interrupt ISR(void)
{
   NOP();
}
/*______
* Function name:POWER INITIAL
* Features: Power-on system initialization
* enter:
         none
* output:
        none
-----
----*/ void POWER INITIAL (void)
```



```
{
    OSCCON = 0B01110001;
                                     //IRCF=111=16MHz/2=8MHz,0.125µs//Temporarily
    INTCON = 0;
                                     disable all interrupts
    PORTA = 0B00000000;
    TRISA = 0B00000000;
                                     //PAinput Output1-enter0-output
    PORTC = 0B00000000;
    TRISC = 0B00000000;
                                     //PCinput Output1-enter0-output
    WPUA = 0B00000000:
                                     //ban allPApull up
    WPUC = 0B00000000;
                                     //ban allPCpull up
                                     //Bit3=1, WDT MODE, PS=000=WDT RATE 1:1
    OPTION = 0B00001000;
    MSCKCON = 0B00000000;
    //Bit6->0,prohibitPA4,PC5Regulated output
    //Bit5->0,TIMER2the clock isFosc //Bit4->0,
    prohibitLVR
    CMCON0 = 0B00000111;
                                     //turn off the comparator,Cxfor numbersIOmouth
}
* Function name:PWM_INITIAL
* Features:PWM3,4,5initialization
* set upPWM3period =2 TMRXPS*2 PXPER*[(T3CKDIV+1)/PWMclock source]
                    =2 0*2 8*[(30+1)/16000000]=496µs
       PWM4period =2 TMRXPS*2 PXPER*[(T4CKDIV+1)/PWMclock source]
                    =2 0*2 8*[(62+1)/16000000]=1.008ms
       PWM5period =2 TMRXPS*2 PXPER*[(T5CKDIV+1)/PWMclock source]
                    =2 0*2 8*[(124+1)/16000000]=2ms
----*/ void PWM_INITIAL (void)
{
    PWM3Dir = 1;
                                     //PWM3outputPINTemporarily in input mode //
    PWM4Dir = 1;
                                     PWM4outputPINTemporarily in input mode //
    PWM5Dir = 1;
                                     PWM5outputPINTemporarily in input mode
    //----PWM3-----
    PWM3CR0 = 0B00110010;
    //Bit7:
               disable interrupt
    //Bit[6:4]:Period bit selection011-8bit
    //Bit[3:1]:clock selection001-internalRCfast clock/(
    T3CKDIV+1) //Bit0: PWMoutput
    PWM3CR1 = 0B10000000;
    //Bit7:
              1-TMR3forPWM/BUZZERmodel
    //Bit6:
              0-PWM3active high
    //Bit[5:3]: 000-PWM3The prescaler is set to1:1
```

2021-11-02

- 9 -



//Bit2: 0-temporarily closedTMR3 //Bit1: 0-prohibitTMR3to interrupt //Bit0: 0-TMR3Interrupt flag bit read only TMR3H=0; **T3CKDIV = 30;** //assignmentT3CKDIV PR3L = 128; //-----PWM4-----PWM4CR0 = 0B00110010; //Bit7: disable interrupt //Bit[6:4]: Period bit selection011-8bit //Bit[3:1]: clock selection001-internalRCfast clock/(T4CKDIV+1) //Bit0: **PWMoutput** PWM4CR1 = 0B10000000; 1-TMR4forPWM/BUZZERmodel //Bit7: //Bit6: 0-PWM4active high //Bit[5:3]: 000-PWM4The prescaler is set to1:1 //Bit2: 0-temporarily closedTMR4 //Bit1: 0-prohibitTMR4to interrupt //Bit0: 0-TMR4Interrupt flag bit read only TMR4H=0; T4CKDIV = 62; //assignmentT4CKDIV PR4L = 128; //----PWM5-----PWM5CR0 = 0B00110010; //Bit7: disable interrupt //Bit[6:4]:Period bit selection011-8bit //Bit[3:1]:clock selection001-internalRCfast clock/( T5CKDIV+1) //Bit0: PWMoutput PWM5CR1 = 0B10000000; //Bit7: 1-TMR5forPWM/BUZZERmodel //Bit6: 0-PWM5active high //Bit[5:3]: 000-PWM5The prescaler is set to1:1 //Bit2: 0-temporarily closedTMR5 //Bit1: 0-prohibitTMR5to interrupt //Bit0: 0-TMR5Interrupt flag bit read only TMR5H=0; T5CKDIV = 124; //assignmentT5CKDIV PR5L = 128;

- 10 - 2021-11-02



```
* Function name:main
* Features: main function
* enter:
          none
* output: none
 _____
---- */ void main(void)
{
    POWER_INITIAL();
    PWM_INITIAL();
    TMR3ON=1;
    TMR4ON=1;
    TMR5ON=1;
    PWM3Dir = 0;
                              //PWM3 PINSet to output mode to allowPWMoutput //
    PWM4Dir = 0;
                              PWM4 PINSet to output mode to allowPWMoutput //
    PWM5Dir = 0;
                              PWM5 PINSet to output mode to allowPWMoutput
    while(1)
        NOP();
    }
}
```

- 11 - 2021-11-02



Contact information

# **Fremont Micro Devices Corporation**

# 5–8, 10/F, Changhong Building Ke-Ji Nan 12 Road, Nanshan District, Shenzhen, Guangdong, PRC 518057

Tel: (+86 755) 8611 7811 Fax: (+86 755) 8611 7810

# Fremont Micro Devices (HK) Limited

# 16, 16/F, Block B, Veristong Industrial Centre, 34–36 Au Pui Wan Street, Fotan, Shatin, Hong Kong SAR

Tel: (+852) 2781 1186 Fax: (+852) 2781 1144

http://www.fremontmicro.com

- 12 - 2021-11-02

<sup>\*</sup> Information furnished is believed to be accurate and reliable. However, Fremont Micro Devices Corporation assumes no responsibility for the consequences of use of such information or for any infringement of patents of other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent rights of Fremont Micro Devices Corporation. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. components in life support devices or systems without express written approval of Fremont Micro Devices Corporation. The FMD logo is a registered trademark of Fremont Micro Devices Corporation. All other names are the property of their respective owners.