## Spartan Hero IP Core

Specification Document

**Engineered by:** 

Raul Diaz



California State University, Long Beach CECS 460: System on Chip Design

## Table of Contents

| 1. | Intro | ductionduction                           | 4  |
|----|-------|------------------------------------------|----|
| 2. | Appl  | icable Documents                         | 5  |
|    | 2.1   | Applicable External Documents            | 5  |
| 3. | Тор   | _evel Design                             | 6  |
|    | 3.1   | Description                              | 6  |
|    | 3.2   | Block Diagram                            | 6  |
|    | 3.3   | Data Flow Description                    | 7  |
|    | 3.4   | I/O                                      | 7  |
|    | 3.5   | Clocks                                   | 8  |
|    | 3.6   | Resets                                   | 8  |
|    | 3.7   | Software                                 | 8  |
| 4. | Exte  | nally Developed Blocks                   | 9  |
|    | 4.1   | Embedded PicoBlaze Processor             | 9  |
|    | 4.1.1 | Description                              | 9  |
|    | 4.1.2 | Block Diagram                            | 9  |
|    | 4.1.3 | I/O                                      | 10 |
|    | 4.1.4 | Memory Map                               | 10 |
| 5. | Inter | nally Developed Blocks                   | 11 |
|    | 5.1   | Technology Specific Instance (TSI Block) | 11 |
|    | 5.1.1 | Description:                             | 11 |
|    | 5.1.2 | Block Diagram                            | 11 |
|    | 5.1.3 | I/O                                      | 12 |
|    | 5.2   | Core Logic Cell                          | 13 |
|    | 5.2.1 | Description:                             | 13 |
|    | 5.2.2 | Block Diagram:                           | 13 |
|    | 5.2.3 | I/O:                                     | 14 |
|    | 5.2.4 | Register Map                             | 14 |
|    | 5.2.5 | Status Registers                         | 14 |
|    | 5.2.6 | Internal Modules:                        | 14 |

|    | 5.3    | Memory Interface Block (MIB)            | 15 |
|----|--------|-----------------------------------------|----|
|    | 5.3.1  | Description:                            | 15 |
|    | 5.3.2  | Block Diagram                           | 15 |
|    | 5.3.3  | I/O                                     | 16 |
|    | 5.3.4  | MIB State Machine                       | 17 |
|    | 5.4 I  | Receive Engine (Rx)                     | 18 |
|    | 5.4.1  | Description:                            | 18 |
|    | 5.4.2  | Block Diagram:                          | 18 |
|    | 5.4.3  | I/O:                                    | 19 |
|    | 5.4.4  | State Machine:                          | 19 |
|    | 5.4.5  | Verification:                           | 20 |
|    | 5.4.6  | Internal Modules                        | 21 |
|    | 5.5    | Transmit Engine (Tx):                   | 23 |
|    | 5.5.1  | Description:                            | 23 |
|    | 5.5.2  | Block Diagram                           | 23 |
|    | 5.5.3  | 1/0                                     | 24 |
|    | 5.5.4  | Register Map                            | 24 |
|    | 5.5.5  | Verification                            | 25 |
|    | 5.5.6  | Internal Modules                        | 25 |
|    | 5.6 I  | Baudrate Decoder                        | 27 |
|    | 5.6.1  | Description                             | 27 |
|    | 5.6.2  | I/O:                                    | 27 |
|    | 5.7    | Strobe Decoder:                         | 28 |
|    | 5.7.1  | Description                             | 28 |
|    | 5.7.2  | I/O                                     | 28 |
|    | 5.8    | AISO (Asynchronous In Synchronous Out): | 29 |
|    | 5.8.1  | Description                             | 29 |
|    | 5.8.2  | Block Diagram                           | 29 |
|    | 5.8.3  | I/O                                     | 29 |
| 6. | Chip L | evel Verification / Test                | 30 |

| Appendix                 |  |
|--------------------------|--|
| Memory.psm32             |  |
| TopUCF                   |  |
| TopLevel                 |  |
| TSI.v40                  |  |
| CoreLogic.v42            |  |
| MemoryInterfaceBlock.v46 |  |
| MIB_StateMachine.v49     |  |
| RxEngine.v               |  |
| BCU.v54                  |  |
| Bittimeup.v55            |  |
| SIPO.v56                 |  |
| RecieveFSM.v58           |  |
| TxEngine.v61             |  |
| Shiftreg_PISO.v64        |  |
| Count11bit.v65           |  |
| Bittimeup.v66            |  |
| Baud_val_Decoder.v67     |  |
| Strobe_Decode.v68        |  |
| AISO v                   |  |

## 1. Introduction

The *Hero* is a compact, capable, and fast system on chip optimized for the Spartan 3E FPGA. Implementing a fully functional UART core, the *Hero* SoC is designed to communicate with the embedded micron memory located on the Nexys2 board. The chip specification provided by this document demonstrates the mechanics and implementation of the *Hero*. The top level design of this chip instantiates a core design and TSI block

## 2. Applicable Documents

#### 2.1 Applicable External Documents

#### **❖** PicoBlaze 8-bit embedded processor:

o The PicoBlaze™ embedded microcontroller is an efficient, cost-effective embedded processor core for Spartan®-3, Virtex®-II, and Virtex-II Pro FPGAs. This user guide describes the capabilities, features, and benefits of PicoBlaze hardware design and how to effectively use the PicoBlaze instruction set and tools to create software applications.

#### ❖ Micron® CellularRAM™ (8M x 16):

O Micron® CellularRAM™ is a high-speed, CMOS pseudo-static random access memory developed for low-power, portable applications. The T45W8MW16BGX device has a 128Mb DRAM core, organized as 8 Meg x 16 bits. These devices include an industrystandard burst mode Flash interface that dramatically increases read/write bandwidth compared with other low-power SRAM or pseudo-SRAM offerings.

## 3. Top Level Design

#### 3.1 Description

The Top level module implements the Core design and the TSI Block which are used to communicate with an exterior interface. For the purposes of this project, the micron memory located on the Nexys2 board will be used. It is the functionality of the TSI block to handle the I/O used by the core. The TSI block can be modified to handle various electrical characteristics which may be presented in a real world application. However for the sake of simplicity, the I/O ports of the top level design are assumed to handle the standard electrical inputs and distribute the standard electrical output. If one may choose to alter the electrical I/O, one may do so in the system's constraints file.

#### 3.2 Block Diagram



#### 3.3 Data Flow Description

Inputs to the system are received from the Nexys2 board and from an external device implementing an RS232 protocol. Inputs are processed in the TSI Block to ensure synchronization of the system before entering the Core Cell. The inputs from the Nexys2 control the UART configuration and the baud rate. (*Refer to the baud rate table for detailed selection*). The UART Configuration is as follows:

| Dip Switch 2          | Dip Switch 1  | Dip Switch 0                |
|-----------------------|---------------|-----------------------------|
| 8 bit transfer enable | Parity enable | Odd parity detection enable |

The UART configuration is set upon reset and will not change as the system is running. The core handles the logic flow for the system and distributes processed data to the TSI to be outputted to the system.

#### 3.4 1/0

| Signal Name     | Pin Assignment | Electrical Characteristic | Direction |
|-----------------|----------------|---------------------------|-----------|
| SYS_CLK         | B8             | IOSTANDARD                | INPUT     |
| SYS_RST         | H13            | IOSTANDARD                | INPUT     |
| RX_IN           | U6             | IOSTANDARD                | INPUT     |
| UART_CONFIG[2]  | K18            | IOSTANDARD                | INPUT     |
| UART_CONFIG[1]  | H18            | IOSTANDARD                | INPUT     |
| UART_CONFIG[0]  | G18            | IOSTANDARD                | INPUT     |
| BAUD_SEL[3]     | R17            | IOSTANDARD                | INPUT     |
| BAUD_SEL[2]     | N17            | IOSTANDARD                | INPUT     |
| BAUD_SEL[1]     | L13            | IOSTANDARD                | INPUT     |
| BAUD_SEL[0]     | L14            | IOSTANDARD                | INPUT     |
| TX_OUT          | P9             | IOSTANDARD                | OUTPUT    |
| CE_             | R6             | IOSTANDARD                | OUTPUT    |
| OE_             | T2             | IOSTANDARD                | OUTPUT    |
| WE_             | N7             | IOSTANDARD                | OUTPUT    |
| ADV_            | J4             | IOSTANDARD                | OUTPUT    |
| CRE             | P7             | IOSTANDARD                | OUTPUT    |
| UB_             | K4             | IOSTANDARD                | OUTPUT    |
| LB_             | K5             | IOSTANDARD                | OUTPUT    |
| OCLKMEM         | H5             | IOSTANDARD                | OUTPUT    |
| UART_ERROR[2]   | R4             | IOSTANDARD                | OUTPUT    |
| UART_ERROR[1]   | F4             | IOSTANDARD                | OUTPUT    |
| UART_ERROR[0]   | P15            | IOSTANDARD                | OUTPUT    |
| MEM_ADDR [22:0] | J1 K6*         | IOSTANDARD                | OUTPUT    |
| DQ [15:0]       | L1 T1*         | IOSTANDARD                | INOUT     |

<sup>\*</sup>Further Details can be found in Appendix Source Code

#### 3.5 Clocks

The system clock provided by the FPGA and is running at 50 MHz

#### 3.6 Resets

The system reset is an active low assertion of the onboard button 3. The core implements an active high reset by instantiating the AISO module (Stabilizer) for a synchronous signal throughout the system.

#### 3.7 Software

The software for the system was written in assembly and compiled using the Xilinx kcpsm3 assembler. The assembler produced a Verilog HDL file which was instantiated in the Core of the design. The program flow is to store received ASCII bytes from an exterior RS232 transmitter into memory. The program contained particular 'special keys' which would perform subroutines recognized by the user (i.e. constructive delete, new line feed, memory dump).

Interfacing with the Hero SoC can be done using a serial communication terminal. The source code for the memory.psm file can be found in the appendix of this document.

## Externally Developed Blocks

#### 4.1 Embedded PicoBlaze Processor

#### 4.1.1 Description

The Picoblaze processor is responsible for dataflow between the UART module and the Memory interface Block (MIB). It is capable of reading status throughout the system and handles logic flow based on received signals. Control signals for the UART and MIB are managed through read and write strobes set by the Picoblaze along with their respective port ID, which is determined in the software flow.

The PicoBlaze processor was programmed in assembly and converted to Verilog HDL using the kcpsm3 assembler provided by Xilinx. In order to interface with PicoBlaze, a communication terminal would be required. The logic flow is as follows:

The program begins by displaying a welcome banner 'CSULB CECS 460' followed by the "~\$" prompt on the next line, which emulates the Linux terminal prompt for a welcoming feeling. An external device implementing the RS232 protocol and proper configuration would be able to echo their transmitted ASCII character on the communication terminal. As ASCII characters are being received, the Picoblaze is using the memory interface block (MIB) to store each character into the micron memory located on the Nexys2. If an asterisk is received '\*' the PicoBlaze performs a memory dump on the terminal, displaying a record of the received data.

#### 4.1.2 Block Diagram



## 4.1.3 I/O

| Pin Name      | Wire          | Direction | Description             |
|---------------|---------------|-----------|-------------------------|
| Clk           | Clk           | INPUT     | System Clock to PB      |
| Reset         | sRst          | INPUT     | Synchronous Reset       |
| In_Port[7:0]  | port_in_data  | INPUT     | Data to PicoBlaze       |
| Out_Port[7:0] | port_out_data | OUTPUT    | Data from PicoBlaze     |
| Port_ID[7:0]  | port_ID       | OUTPUT    | Up to 256 identifiable  |
|               |               |           | ports for input or      |
|               |               |           | output                  |
| Read_Strobe   | rd_st         | OUTPUT    | Signals PB is currently |
|               |               |           | reading Input           |
| Write_Strobe  | wr_st         | OUTPUT    | Signals PB is currently |
|               |               |           | outputting              |

## 4.1.4 Memory Map

| Port ID   | Operation                        |
|-----------|----------------------------------|
| 0         | Read UART Status                 |
| 1         | Read UART Data                   |
| 11 (0x0B) | Write to Address Register 0      |
| 12 (0x0C) | Write to Address Register 1      |
| 13 (0x0D) | Write to Address Register 2      |
| 14 (0x0E) | Write to Data Register 0         |
| 15 (0x0F) | Write to Data Register 1         |
| 16 (0x10) | Read from Read Buffer Register 0 |
| 17 (0x11) | Read from Read Buffer Register 1 |
| 18 (0x12) | Perform Memory Read              |
| 19 (0x13) | Perform Memory Write             |
| 20 (0x14) | Read MIB Status                  |

## 5. Internally Developed Blocks

## 5.1 Technology Specific Instance (TSI Block)

#### 5.1.1 Description:

The technology specific instance block allows for a real world application to be applied to the SoC. By instantiating the I/O buffers provided by the Spartan 3E HDL library, the TSI ensures a synchronized design to any exterior application. The TSI also adds portability by providing flexible electrical to specification to the cores I/O ports. This can be done in the systems constrains file.

#### 5.1.2 Block Diagram



## 5.1.3 I/O

| I/O Name                           | Direction | Description                                      |
|------------------------------------|-----------|--------------------------------------------------|
| Sys_Clk                            | Input     | System Clock                                     |
| Sys_Rst                            | Input     | System Reset                                     |
| Tx_data                            | Input     | Transmit Data from Core                          |
| Cs                                 | Input     | Chip Select from Core                            |
| {Rd_mem, wr_mem, adv_mib, cre_mib, | Input     | Read Enable from Core                            |
| upperbyte_en, lowbyte_en }         |           |                                                  |
| data_to_mem [15:0]                 | Input     | Data to Memory From Core                         |
| addr_to_mem[22:0]                  | Input     | Address to Memory From Core                      |
| UART_error[2:0]                    | Input     | UART Error From Core                             |
| Anodes[3:0]                        | Input     | Anodes From Core                                 |
| Cathodes[6:0]                      | Input     | Cathodes From Core                               |
| Rx_buf                             | Input     | Received Data from exterior Device               |
| UART_Confg_buf[2:0]                | Input     | UART Configuration from exterior Device          |
| baud_sel_buf[3:0]                  | Input     | Baud Rate Select from exterior device            |
| CLKMEM                             | Input     | Memory Clock from Core<br>(Always Low)           |
| Rx_in                              | Output    | Received Data to Core                            |
| data_from_mem[15:0]                | Output    | Data from Memory To Core                         |
| UART_Config[2:0]                   | Output    | UART Configuration To Core                       |
| baud_sel[3:0]                      | Output    | Baud Rate Select To Core                         |
| Clk_buf                            | Output    | Clock to Core                                    |
| Rst_buf                            | Output    | Reset To Core                                    |
| Tx_buf                             | Output    | Transmit Data To exterior device                 |
| {CE_OE_, WE_, ADV_, CRE, UB_, LB_} | Output    | Memory Configuration To Micron Memory            |
| Addr_buf[22:0]                     | Output    | Address to Micron Memory                         |
| UART_error_buf[2:0]                | Output    | UART Errors to Exterior<br>Device                |
| anodes_buf[3:0]                    | Output    | Anodes to Exterior Device                        |
| cathodes_buf                       | Output    | Cathodes to exterior device                      |
| OCLKMEM                            | Output    | Clock to Micron Memory<br>(Always Low)           |
| DQ                                 | InOut     | Bidirectional Data Bus to and from Micron Memory |

### 5.2 Core Logic Cell

#### 5.2.1 Description:

The Core cell contains the logic flow of the SoC. By instantiating the embedded Picoblaze processer, UART, and the Memory Interface block, the Core is capable of providing system communication to an exterior device.

A 4:1 selection case statement multiplexes the data going into the PicoBlaze processor. The read strobes set within the decoder module determine the selection of the multiplexer, which are set by software logic flow within the PicoBlaze. The mux provides the PicoBlaze the option of reading received data from the UART, the status of the UART, the data read from the embedded micron memory or the status of the MIB module (Ready Flag).

#### 5.2.2 Block Diagram:



#### 5.2.3 I/O:

| I/O Name                                       | Direction | Description                   |
|------------------------------------------------|-----------|-------------------------------|
| Clk                                            | Input     | System Clock                  |
| Rst                                            | Input     | System Reset (Active Low)     |
| parity_en                                      | Input     | Parity Enable                 |
| odd_en                                         | Input     | Odd Parity Detection          |
| bit8_en                                        | Input     | 8 bit Transfer Enable         |
| Rx_in                                          | Input     | Received Bit                  |
| baud_sel[3:0]                                  | Input     | Baud Rate Selection           |
| data_from_mem[15:0]                            | Input     | Data Read From Memory         |
| data_to_mem [15:0]                             | Output    | Data to Write in Memory       |
| addr_to_mem [22:0]                             | Output    | Address Memory                |
| Tx_data                                        | Output    | Transfer Data Bit             |
| Cathodes[6:0] {a,b,c,d,e,f,g}                  | Output    | Cathodes for 7-segment        |
| Anodes[3:0] {a3,a2.a1.a0}                      | Output    | Anodes for 7-segment          |
| Flagreg[2:0] {frm_err,ov_err,p_err}            | Output    | Flag Register (Framing Error, |
|                                                |           | Overflow Error, Parity Error) |
| { cs, rd_mem ,wr_mem ,adv_mib,                 | Output    | Memory Configuration          |
| <pre>cre_mib ,upperbyte_en, lowbyte_en }</pre> |           | {CE_,OE_,WE_,ADV_,CRE_,UE,LE} |

## 5.2.4 Register Map

| Register Name   | Width | Description                                       |
|-----------------|-------|---------------------------------------------------|
| Flagreg         | 3 bit | Holds UART Error Flags                            |
| Port_in_data    | 8 bit | Data from mux to PicoBlaze                        |
| Rxdata / txdata | 8 bit | Received & Transmitted data to 7-segment display. |

## 5.2.5 Status Registers

|        | Bit 7 | Bit 6   | Bit 5    | Bit 4  | Bit 3 | Bit 2 | Bit1  | Bit 0 |
|--------|-------|---------|----------|--------|-------|-------|-------|-------|
| UART   | <0>   | Framing | Overflow | Parity | <0>   | <0>   | Tx    | Rx    |
| Status |       | Error   | Error    | Error  |       |       | Ready | Ready |
| MIB    | <0>   | <0>     | <0>      | <0>    | <0>   | <0>   | <0>   | MIB   |
| Status |       |         |          |        |       |       |       | Ready |

#### 5.2.6 Internal Modules:

See sections 5.3 – 5.8

#### 5.3 Memory Interface Block (MIB)

#### 5.3.1 Description:

The Memory Interface Block provides the communication link between the PicoBlaze processor and the exterior memory interface. The design of the MIB is constructed around the MIB State Machine which provides the necessary load signals to the 2 read buffer register holding data from memory. The state machine also provides read and write enable (OE\_ & WE\_) signals to the memory chip based on the respective state the PicoBlaze may be in.

#### 5.3.2 Block Diagram



## 5.3.3 I/O

| I/O Pin              | Direction | Description                                                                      |
|----------------------|-----------|----------------------------------------------------------------------------------|
| Clk                  | Input     | System Clock                                                                     |
| Rst                  | Input     | System Reset (Active low)                                                        |
| datain[7:0]          | Input     | Data to be written to write buffer registers or                                  |
|                      |           | address buffer registers based on respective wr_strb                             |
| data_from_mem [15:0] | Input     | Data to be loaded into 2 8-bit read buffer registers                             |
| wr_strb[255:0]       | Input     | Used to signal which P.B port is being used to write                             |
| rd_strb[255:0]       | Input     | Used to signal which P.B port is being used to read                              |
| CE_                  | Output    | Chip Select for micron memory                                                    |
| OE_                  | Output    | Output Enable(Read En) for micron memory                                         |
| WE_                  | Output    | Write Enable for micron memory                                                   |
| ADV_                 | Output    | Always Low (Unused)                                                              |
| CRE                  | Output    | Always Low (Unused)                                                              |
| _UB                  | Output    | Always Low (Unused)                                                              |
| LB_                  | Output    | Always Low (Unused)                                                              |
| dataout[7:0]         | Output    | Data to be read from particular read buffer register based on respective rd_strb |
| status[7:0]          | Output    | Only LSB is used to signal MIB ready for next Read memory transaction            |
| data_to_mem[15:0]    | Output    | Data outputted using 2 8-bit write register for memory write.                    |
| addr_to_mem[22:0]    | Output    | Data outputted using 3 8-bit address register for memory address.                |

#### 5.3.4 MIB State Machine

#### 5.3.4.1 Description

The MIB Finite State Machine is an essential component to MIB. It controls the Chip Select, Read, and Write enable strobes used to activate the micron memory chip. Upon reset, this FSM remains in idle waiting for rdstrobe[18] or wrstrobe[19] from the system. Based on received strobe, the FSM goes into an uninterrupted 6 state transition changing on each rising edge of the system clock. Details on communication can be found in the Micron Memory Datasheet.

#### 5.3.4.2 State Machine Diagram



#### 5.4 Receive Engine (Rx)

#### 5.4.1 Description:

The Receive Engine is a synchronous communications module capable of receiving serial data using an RS232 protocol. It outputs an 8 bit data to an exterior device and is capable of producing 4 status signals Rx Ready, Parity Error, Overflow Error and a Framing Error.

There are 4 main instantiations involved: Bitcountup.v, Bit\_time\_counter.v, Recieve\_SM, and the SIPO Shift Register. An 18 bit Baud Count value is also produced based on the start signal from the FSM. This signal will determine if the Baud Count is divided by 2, in order to shift the trigger mark to the midpoint of a serial transfer. A shift signal is also produced upon a low start signal from the FSM and a BTU signal to determine a shift in the SIPO.

#### 5.4.2 Block Diagram:

## Receive Engine



## 5.4.3 I/O:

| I/O Pin        | Direction | Description                            |  |  |  |  |  |
|----------------|-----------|----------------------------------------|--|--|--|--|--|
| Clk            | Input     | System Clock                           |  |  |  |  |  |
| Rst            | Input     | System Reset (Active low)              |  |  |  |  |  |
| Rx_in          | Input     | Received Serial Bit                    |  |  |  |  |  |
| parity_en      | Input     | Parity Enable Setting                  |  |  |  |  |  |
| bit8_en        | Input     | 8 bit Data Transfer Enable             |  |  |  |  |  |
| odd_en         | Input     | Odd Parity Detection                   |  |  |  |  |  |
| rd_strb        | Input     | Begins Receive System Detection        |  |  |  |  |  |
| Baud_val[17:0] | Input     | 18 bit Count Value for Baudrate timing |  |  |  |  |  |
| Rx_rdy         | Output    | Signals Receive Engine Ready           |  |  |  |  |  |
| p_err          | Output    | Signals Parity Error Detected          |  |  |  |  |  |
| ov_err         | Output    | Signals Overflow Error Detected        |  |  |  |  |  |
| frm_err        | Output    | Signals Framing Error Detected         |  |  |  |  |  |
| Rx_out[7:0]    | Output    | 8 bit Received data                    |  |  |  |  |  |

## 5.4.4 State Machine:

## Receive State Machine



#### 5.4.5 Verification:

Varification for the RX Engine was performed on the UART Top Level Design as shown:

\*Note the Consistency of the Rx\_in Wave form vs the predetermined data\_in value.

```
always
        #10 Clk = ~Clk ;
48
        initial begin
49
           // Initialize Inputs
50
           Clk = 0;
51
           Rst = 0;
52
          baud_sel = 4'hA;
parity_en = 0;
53
54
           odd_en = 0;
55
56
           bit8_en = 0;
           data_in = 8'hAC;
           tx_start = 0;
58
59
           // Wait 100 ns for global reset to finish
60
           #100;
61
           @ (posedge Clk )
62
              Rst = 1;
63
64
65
           // Add stimulus here
66
           #100;
           @ (posedge Clk )
68
69
              tx_start = 1;
           #100;
70
           @ (posedge Clk )
71
              tx start = 0;
72
73
74
75
    endmodule
```



#### 5.4.6 Internal Modules

#### 5.4.6.1 Bit Count Up

The BitCountUp module determines the number of transferred bits during an operation. The done flag will signal when 'bitCount' bits have successfully transferred based on the BTU(bit time up) flag from the system. On Reset, count is set to bitCount in order to signal a done to the system.

#### 5.4.6.2 Bit Time up Counter:

The Bit time counter module generates a single clock pulse to signal the end of a bit time transfer. A bit time for the system is determined by the baud\_count wire, an 18 bit wide bus. The Baud rate table determines the count used in the procedural assignment logic.

#### 5.4.6.3 Receive State Machine:

This synchronous State Machine provides the Receive Engine the necessary signals for receiving and processing particular bits based on the current state of the RS232 protocol transfer.

#### There are 4 states exercised at all times during execution:

- 0. The Idle state will wait for the start bit during an RS232 protocol, it ensures grounded signals from all counters used in the RX Engine. Upon a low signal from the Rx data input, the State will transition to the Start state for further processing.
- 1. At the Start State, the system is processing the start bit from an exterior device and will set the trigger for shifting and storing values at the middle of a bit transfer from the perspective of the exterior device. (I.e. sampling is performed at the middle of a bit transfer to ensure proper processing of a bit, this will reduce timing errors due to baud rates of other devices). The Start state also begins all counters used in the RX engine. When a BTU signal is received, the system will transition into the Get state.
- 2. The Get state provides the necessary signals used to store the incoming bits in the RX engine. It will transition into the load state on a high BTU signal.
- 3. At the Load state, the system is checking for the BCU signal which signals the maximum allowable bits for in transfer has occurred. At which point, the FSM will provide a load signal to the system to allow access to the received data. The state will then transition into the idle state and wait for the next start bit. However if a low BCU signal is read, the state will reseed to the get state for further processing.

#### 5.4.6.4 SIPO Shift Register:

The synchronous 'Serial in Parallel out' Shift Register implemented in this design is used for the RX engine. This module also provides necessary status flags to the system for continuous processing. On a shift signal from the system the SIPO will shift new bits to the right. On a load & Rx Ready signal, the SIPO will update the data out register with the received bits stored in the temp register.

This SIPO module is constructed for the use of an RS232 protocol and provides error signals upon received data vs computed data such as a Framing Error, Parity Error and Overflow error. This module also provides logic for an Rx Ready signal which determines if the RX engine is ready to receive a sequence of information. Upon a load signal, the last bit (stop bit) is excluded from the *data out* register. Depending on the UART configuration, an optional 8th bit is loaded along with all other received bits.

#### 5.5 Transmit Engine (Tx):

#### 5.5.1 Description:

The TxEngine module is an 8-bit synchronous loadable transmit engine. Operation is executed on a high signal from the tx\_start port which triggers the load of an 8 bit register and signals 2 counters which handle baud rate timing and bit transfers for the system. The tx\_out will transmit an 11 bit value using a 'Parallel In-Serial out' shift register module. The 11 bit value exercises an RS232 protocol which includes: 1 stop bit, 1 start bit, 8 bit data, and based on the UART Config register, a Parity bit. Trailing ones are followed after data has completed transmission.

The UART configuration is set one time upon reset and stored in a 3-bit register used in a procedural case statment. Bit8\_en port will determine if an 8 bit value is transmitted, if the port is low by default the system will transmit 7 bits. parity\_en port will determine if parity is detected on the input, and Odd\_en port will check for an Odd parity or even parity if bit is set low. The baud rate timing detection is handled with an 18 bit counter value corresponding to a specific baud rate requested by the system. After the timing is complete on an 11 bit transfer, the tx\_rdy port will output high to signal the Tx\_engine is ready for another transfer.

#### 5.5.2 Block Diagram

## Transmit Engine



## 5.5.3 I/O

| I/O Pin        | Direction | Description                            |  |  |  |  |
|----------------|-----------|----------------------------------------|--|--|--|--|
| Clk            | Input     | System Clock                           |  |  |  |  |
| Rst            | Input     | System Reset (Active low)              |  |  |  |  |
| parity_en      | Input     | Parity Enable Setting                  |  |  |  |  |
| bit8_en        | Input     | 8 bit Data Transfer Enable             |  |  |  |  |
| odd_en         | Input     | Odd Parity Detection                   |  |  |  |  |
| tx_start       | Input     | Begins Transmit System                 |  |  |  |  |
| data_in[7:0]   | Input     | 8 bit Transmitted Data                 |  |  |  |  |
| Baud_val[17:0] | Input     | 18 bit Count Value for Baudrate timing |  |  |  |  |
| tx_out         | Output    | Serial Transmitted Data                |  |  |  |  |
| tx_rdy         | Output    | Signals Ready for next Transmit Byte   |  |  |  |  |

## 5.5.4 Register Map

| Register Name | Width                                                                                         | Description                                  |  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------------|----------------------------------------------|--|--|--|--|
| pipo_buf      | 8 bits                                                                                        | Holds byte to be transmitted                 |  |  |  |  |
| ld_buf        | 1 bit Gets set upon tx_start signal from input.  Drives the load signal to the shift register |                                              |  |  |  |  |
| parallel_in   | 11 bits                                                                                       | Holds RS232 11 bit data transfer information |  |  |  |  |

#### 5.5.5 Verification

```
// Instantiate the Unit Under Test (UUT)
   TopLevel uut (
      .Clk(Clk),
      .Rst(Rst),
      .baud sel(baud sel),
      .parity en(parity en),
      .odd_en(odd_en),
      .bit8 en(bit8 en),
      .Tx data(Tx data)
   );
   always
     #10 Clk = ~Clk;
   initial begin
     // Initialize Inputs
      Clk = 0;
      Rst = 1;
      baud sel = 9;
      {parity en, bit8 en, odd en } = 3'b000;
      // Wait 100 ns for global reset to finish
      #100;
          @(negedge Clk)
               Rst = 0;
   end
endmodule
```



#### 5.5.6 Internal Modules

#### 5.5.6.1 PISO Shift Register:

A Parallel IN Serial OUT synchronous shift register with active low reset used to transmit an 11 bit data bus from the system. Loads new data on a high load signal assertion. Starting with the LSB, data is shifted out on a shift enable signal, and the serial in data is shifted into the MSB data register.

#### 5.5.6.2 11 Bit Counter:

A synchronous active low reset module, the count 11 bits module determines the number of transferred bits during an operation. The done flag will signal when 11 bits have successfully transferred based on the BTU (bit time up) flag from the system. On Reset, count is set to 11 in order to signal a done to the system.

#### 5.5.6.3 Bit Time up Counter:

The Bit time counter module generates a single clock pulse to signal the end of a bit time transfer. A bit time for the system is determined by the baud\_count wire, an 18 bit wide bus. The Baud rate table determines the count used in the procedural assignment logic.

#### 5.5.6.4 RS FLOP

The RS Flop is synchronous module with active low reset used to configure the output Q based on 2 input signals.

The Transmit Engine instantiates the RS flop in 2 cases. In the Start transmission case, the flop would 'kick-start' the Transmit Engine by driving the load signal on the 8 bit data register. In the second case, the RS flop is used to drive the Tx ready signal to an external module to signal the next process.

#### 5.6 Baudrate Decoder

#### 5.6.1 Description

The Baudrae Value Decoder module will determine the magnitude of the count value used throughout the transmit engine. A 4 bit baude select value is recieved from the system and used to select its corresponding Count value as shown in the table below. The baud value is an 18 bit number and is set one time only on reset.

Baud Rate Table

| Baud Rate Table |           |                 |        |  |  |  |  |
|-----------------|-----------|-----------------|--------|--|--|--|--|
| Sel             | Baud Rate | Bit Time = 1/BR | # CLKS |  |  |  |  |
| 0               | 300       | 3.33E-03        | 166667 |  |  |  |  |
| 1               | 600       | 1.67E-03        | 83333  |  |  |  |  |
| 2               | 1200      | 833.3E-3        | 41667  |  |  |  |  |
| 3               | 2400      | 4.17E-04        | 20833  |  |  |  |  |
| 4               | 4800      | 2.08E-04        | 10417  |  |  |  |  |
| 5               | 9600      | 1.04E-04        | 5208   |  |  |  |  |
| 6               | 19200     | 5.21E-05        | 2604   |  |  |  |  |
| 7               | 38400     | 2.60E-05        | 1302   |  |  |  |  |
| 8               | 57600     | 1.74E-05        | 868    |  |  |  |  |
| 9               | 115200    | 8.68E-06        | 434    |  |  |  |  |
| 10              | 230400    | 4.34E-06        | 217    |  |  |  |  |
| 11              | 460800    | 2.17E-06        | 109    |  |  |  |  |
| 12              | 921600    | 1.09E-06        | 54     |  |  |  |  |

5.6.2 1/0:

| I/O Pin               | Direction | Description                                |  |  |  |  |  |
|-----------------------|-----------|--------------------------------------------|--|--|--|--|--|
| Clk                   | Input     | System Clock                               |  |  |  |  |  |
| Rst                   | Input     | System Reset (Active low)                  |  |  |  |  |  |
| Baudsel[3:0] Input    |           | Holds Baudrate selection from dip switches |  |  |  |  |  |
| Baud_val[17:0] Output |           | 18 bit Count Value for Baudrate timing     |  |  |  |  |  |

#### 5.7 Strobe Decoder:

#### 5.7.1 Description

The decode module is used to interface with the Picoblaze processor's port id and rd/wr strobes. The decoder is used to select and activate particular modules used throughout this project. By decoding the port ID, the system can determine which module is currently INPUTTING or OUTPUTTING to the Picoblaze.

#### 5.7.2 1/0

| I/O Pin       | Direction | Description                                |  |  |  |
|---------------|-----------|--------------------------------------------|--|--|--|
| rd_in         | Input     | Read Signal from System                    |  |  |  |
| wr_in         | Input     | Write Signal from System                   |  |  |  |
| port_id [7:0] | Input     | 8 bit Identifiable port ID                 |  |  |  |
| rd_out[255:0] | Output    | Holds corresponding Read bit from port id  |  |  |  |
| wr_out[255:0] | Output    | Holds corresponding write bit from port id |  |  |  |

#### 5.8 AISO (Asynchronous In Synchronous Out):

#### 5.8.1 Description

The AISO module was used to turn an asynchronous signal into a synchronous signal. The synchronous signal would be used to create an active low reset for the circuit. This was achieved by the standard model demonstrated in a paper on Asynchronous & Synchronous Reset Design Techniques by Clifford E. Cummings, Don Mills, and Steve Golson which was presented in class. In short, the circuit would implement 2 flops which would remove metastability in the case of a setup time violation in the first ff due to a hardware mechanical bounce. The second flop would provide the synchronization of the flop after a state of metastability in the first flop.

#### 5.8.2 Block Diagram



5.8.3 1/0

| I/O Pin   | Direction | Description                               |  |  |  |  |
|-----------|-----------|-------------------------------------------|--|--|--|--|
| Clk       | Input     | System Clock                              |  |  |  |  |
| async_rst | Input     | Asynchronous Reset from on board Button   |  |  |  |  |
| sync_rst  | Output    | Synchronous Reset for System (Active Low) |  |  |  |  |

## 6. Chip Level Verification / Test

Chip Level verification was done by observation testing of hardware through a host PC. Using Xilinx Adept software, the bitstream file was programmed to the FPGA using JTAG. Setting the according dip switches on the nexys2 board, baud rate values and UART configuration were tested under instructor supervision and were approved for submission.

# Appendix

```
G:\CECS460\LABS\LAB5\memory.psm
                                                              Sunday, May 10, 2015 11:29 PM
; ## Engineer: Raul Diaz
;## Course: CECS460
;## Semester: Sp 15
;## Modified: 5/10/15
;* File: memory.psm
; ------
;************************ Constant Values *****************
         CONSTANT dataBus , 01
         CONSTANT statusReg
                           , 00
         CONSTANT wradrReg1
                           , OB ; port 11
         CONSTANT wradrReg2
                           , OC ; port 12
                           , 0E ; port 14
         CONSTANT wrdataReg0
         CONSTANT wrdataReg1
                           , OF ; port 15
         CONSTANT rddataReg0
                           , 10 ; port 16
         CONSTANT rddataReg1
                            , 11 ; port 17
         CONSTANT memrd
                            , 12 ; port 18
         CONSTANT memwr
                           , 13 ; port 19
         CONSTANT rdMIBstat
                           , 14 ; port 20
         NAMEREG s0
                           , <u>scratchbyte</u> ; transmit/<u>recieve</u> byte register
         NAMEREG s1
                           , <u>checkstatus</u> ; Comparator register
         NAMEREG s2
                           , <u>linecounter</u> ; keeps track of characters on screen
                                      ; memory pointer
                           , addr0
         NAMEREG sB
                           , addr1
                                       ;keeps track of characters in memory
         NAMEREG sC
                           , memCount
         NAMEREG sD
                                       ; traverse through memory
;=======Initialize values and console output ========;
         LOAD scratchbyte , 00
         LOAD
                checkstatus
         LOAD
                linecounter , 00
                          , 00
         LOAD
                addr0
         LOAD
                addr1
                           , 00
         LOAD
                S4
                           , 00
         CALL
                BANNER
Start of Algorithm
START:
         COMPARE linecounter , 29
         qmitt.
                           , RCVE
                NZ
         CALL.
                NEWLINE
RCVE:
             RECEIVE
         CALL
;BEGIN PROCESSING RECIEVED BYTE
         COMPARE scratchbyte
                           , 08
                                ;backspace
         JUMP
                            , NOTBS
         CALL
              BACKSPACE
         JUMP
             START
NOTBS:
```

```
G:\CECS460\LABS\LAB5\memory.psm
                                                                  Sunday, May 10, 2015 11:29 PM
         COMPARE scratchbyte , OD ; CARRAGE RETURN
         JUMP NZ
                             , NOTCR
         CALL
              NEWLINE
         JUMP START
NOTCR:
         COMPARE scratchbyte
                           ,2A ;<*>
         JUMP NZ
                             ,TRNSMIT
         JUMP MEMDUMP
         JUMP START
TRNSMIT:
               linecounter ,01 ; incrmt linecounter
         ADD
         CALL TRANSMIT
              SAVEMEM
         CALL
         JUMP
               START
;=====;;=====;;
SAVEMEM:
         OUTPUT addr0
                            , wradrReg1 ; write ADDR reg 0
         OUTPUT addr1
                                         ; write ADDR reg 1
                            , wradrReg2
         OUTPUT scratchbyte , wrdataReg0 ; write DATA reg 0
         LOAD scratchbyte , 2A
                                         ; <*>
         OUTPUT scratchbyte , wrdataReg1 ; write DATA reg 1
OUTPUT scratchbyte , memwr ; Perform memory write
                addr0 , 01 ; inc addr
         ADD
         ADDCY
               addr1
                            , 00
         RETURN
;======;
MEMDUMP:
         COMPARE addr0
                            , 00
                            , ENDDUMP
         JUMP
        LOAD
               memCount
                             , 00
STARTDUMP:
         OUTPUT memCount
                            , wradrReg1
               scratchbyte
         INPUT
                             , memrd
                                         ; Perform memory rd
MIBRDY:
         INPUT
               checkstatus
                             , rdMIBstat
                checkstatus
         AND
                             , 01
                                         ; MASK STATUS REGISTER FOR MIB Ready BIT
                             , MIBRDY
         JUMP
                scratchbyte
         input
                             , rddataReg0
         CALL
                TRANSMIT
         ADD
                                          ; INC MEMORY POINTER
                memCount
                             , 01
                             , memCount
                                          ; IS MEMORY POINTER AT CURRENT ADDR
         COMPARE addr0
         JUMP
                             , STARTDUMP
                NZ
                addr0
                                          ; RESET ADDRESS
        LOAD
                             , 00
ENDDUMP:
         JUMP START
;======== BACKSPACE Subroutine =======;
BACKSPACE:
         COMPARE linecounter
                             , 00
                            , COUNTISZERO
         JUMP
                            , 08
         LOAD
              scratchbyte
                                  ; BACKSPACE
         CALL TRANSMIT
         LOAD scratchbyte
                            , 20
                                      ; SPACE
```

```
G:\CECS460\LABS\LAB5\memory.psm
                                                                  Sunday, May 10, 2015 11:29 PM
         CALL
              TRANSMIT
         LOAD scratchbyte
                             , 08
                                      ; BACKSPACE
         CALL TRANSMIT
         SUB linecounter
                             , 01
                                      ; SUBTRACT line counter
COUNTISZERO:
         RETURN
PROMPT:
         LOAD
              scratchbyte
                             , 7E
              TRANSMIT
         CALL
         LOAD
              scratchbyte , 24
                                      ;$
         CALL
               TRANSMIT
         RETURN
;========= NEWLINE Subroutine ========;
NEWLINE:
         LOAD
               scratchbyte
                                      ;Line Feed
                             , OD
              TRANSMIT
         CALL
         LOAD
               scratchbyte
                             , 0A
                                      ;Carage Return
         CALL
               TRANSMIT
         CALL
                PROMPT
                             , 00
         LOAD
                linecounter
                                         ; Reset line counter
         RETURN
;======== RECEIVE Subroutine ========;
RECEIVE:
                            , statusReg
         INPUT
               checkstatus
                                       ; MASK STATUS REGISTER FOR rX Ready BIT
                            , 01
         AND
                checkstatus
                            , RECEIVE
         JUMP
                            , dataBus ; READY VALUE FROM RX ENGINE
         INPUT
               scratchbyte
         RETURN
TRANSMIT:
                            , statusReg
         INPUT checkstatus
                            , 02 ; Mask status register for \pm x ready bit
         AND
                checkstatus
                            , TRANSMIT
         JUMP
         OUTPUT scratchbyte
                            , dataBus ; Send value to Tx Engine
         RETURN
;========= BANNER Subroutine ========;
BANNER:
CSULBCECS460:
         LOAD
                scratchbyte
                             , 43
                                         ; C
         CALL
               TRANSMIT
         LOAD
               scratchbyte
                             , 53
                                           ; S
              TRANSMIT
         CALL
              scratchbyte
                                           ; U
         LOAD
                             , 55
         CALL
              TRANSMIT
                             , 4C
         LOAD
              scratchbyte
                                           ; L
              TRANSMIT
         CALL
         LOAD
              scratchbyte
                             , 42
                                           ; B
         CALL
              TRANSMIT
         LOAD
              scratchbyte
                                           ; <space>
                             , 20
         CALL
              TRANSMIT
         LOAD
               scratchbyte
                             , 43
                                           ; C
```

| G:\CECS460\LABS\LAI | G:\CECS460\LABS\LAB5\memory.psm |             |   |    |   |                 | Sunday, May 1 | D, 2015 11:29 PM |
|---------------------|---------------------------------|-------------|---|----|---|-----------------|---------------|------------------|
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 45 | ; | E               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 43 | ; | C               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 53 | ; | S               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 20 | ; | <space></space> |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 34 | ; | 4               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 36 | ; | 6               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| I                   | LOAD                            | scratchbyte | , | 30 | ; | 0               |               |                  |
| (                   | CALL                            | TRANSMIT    |   |    |   |                 |               |                  |
| (                   | CALL                            | NEWLINE     |   |    |   |                 |               |                  |
| I                   | RETURN                          |             |   |    |   |                 |               |                  |
|                     |                                 |             |   |    |   |                 |               |                  |

```
TOPUCF.ucf
```

```
#* File: TOPUCF.ucf
 3 #* Description: System constraints file
     ## Engineer: Raul Diaz
     ## Course: CECS460
   ## Semester: Sp 15
     ## Modified: 5/10/15
     NET "SYS_CLK" LOC = "B8"; //50Mhz Onboard Clk
 9
     //Buttons
11 NET "SYS RST"
                                     LOC = "H13"; //BTN 3
     // Switches
13
14 NET "UART_CONFIG[0]" LOC = "G18", //SW 0-odd_en

15 NET "UART_CONFIG[1]" LOC = "H18", //SW 1-parity_en

16 NET "UART_CONFIG[2]" LOC = "K18", //SW 2-bit8 en
15
     NET "UART_CONFIG[2]"
16
                                      LOC = "K18"; //SW 2-bit8_en
17
18
     NET "BAUD SEL[3]"
                                     LOC = "R17"; //SW 7
     NET "BAUD_SEL[2]" LOC = "N17"; //SW 6
NET "BAUD_SEL[1]" LOC = "L13"; //SW 5
NET "BAUD_SEL[0]" LOC = "L14"; //SW 4
19
20
21
22
23
     //UART
                             LOC = "P9"; //tx out
LOC = "U6"; //rx in
     NET "TX OUT"
24
     NET "RX IN"
25
2.6
27
     //LEDs
28 NET "UART_ERROR[2]" LOC = "R4"; //LD7
29 NET "UART_ERROR[1]" LOC = "F4"; //LD6
30 NET "UART_ERROR[0]" LOC = "P15"; //LD5
31 #NET "" LOC = "E17"; //LD4
                                LOC = "K14"; //LD3
     #NET ""
32
33 #NET ""
                               LOC = "K15"; //LD2
                               LOC = "J15"; //LD1
LOC = "J14"; //LD0
     #NET ""
34
35
     #NET ""
36
37 //ANODES
     NET "ANODES[3]" LOC = F15; //AN3
NET "ANODES[2]" LOC = C18; //AN2
NET "ANODES[2]" LOC = H17; //AN1
NET "ANODES[1]"
38 NET "ANODES[3]"
39
40
41 NET "ANODES[1]"
                                   LOC = F17; //AN0
42
     //Cathodes
51
     //Memory Configuration
                                    LOC="R6";
     NET "WE"
                                    LOC="N7";
53
54
     NET "OE "
                                     LOC="T2";
                                    LOC="J4";
     NET "ADV "
5.5
56 NET "CRE"
                                    LOC = "P7";
57 NET "UB "
                                    LOC="K4";
```

Page 1

```
Sun May 10 22:53:21 2015
TOPUCF.ucf
                                  LOC="K5";
      NET "LB_"
 58
      NET "OCLKMEM"
                                  LOC="H5";
 60
      //Memory Address
      NET "MEM ADDR[22]"
 61
                                  LOC= "K6";
      NET "MEM_ADDR[21]"
                                  LOC="D1";
 62
      NET "MEM ADDR[20]"
                                 LOC="K3";
                                 LOC="D2";
      NET "MEM_ADDR[19]"
 64
 65
      NET "MEM ADDR[18]"
                                  LOC= "C1";
                                 LOC="C2";
      NET "MEM ADDR[17]"
 66
      NET "MEM ADDR[16]"
 68
 69
      NET "MEM ADDR[15]"
                                 LOC="M5";
                                 LOC="E1";
 70
      NET "MEM ADDR[14]"
 71
      NET "MEM ADDR[13]"
                                 LOC= "F2";
                                 LOC="G4";
      NET "MEM_ADDR[12]"
 72
 73
      NET "MEM_ADDR[11]"
                                  LOC= "G5";
      NET "MEM_ADDR[10]"
                                 LOC= "G6";
 74
 75
      NET "MEM ADDR[9]"
                                 LOC= "G3";
 76
      NET "MEM_ADDR[8]"
                                 LOC="F1";
 77
                                 LOC="H6";
 78
      NET "MEM ADDR[7]"
      NET "MEM_ADDR[6]"
 79
                                 LOC="H3";
 80
      NET "MEM ADDR[5]"
                                  LOC="J5";
      NET "MEM ADDR[4]"
 81
                                  LOC= "H2";
      NET "MEM ADDR[3]"
                                 LOC="H1";
 82
      NET "MEM_ADDR[2]"
                                 LOC="H4";
 83
                                  LOC="J2";
      NET "MEM ADDR[1]"
      NET "MEM_ADDR[0]"
                                  LOC="J1";
 85
      //Memory Data
                                 LOC="T1";
      NET "DQ[15]"
 87
      NET "DQ[14]"
                                  LOC="R3";
                                 LOC="N4";
 89
      NET "DQ[13]"
      NET "DQ[12]"
                                 LOC="L2";
                                 LOC="M6";
      NET "DQ[11]"
 91
 92
      NET "DQ[10]"
                                  LOC="M3";
                                 LOC="L5";
      NET "DQ[9]"
 93
      NET "DQ[8]"
                                 LOC="L3";
                                 LOC="R2";
 95
      NET "DQ[7]"
 96
      NET "DQ[6]"
                                  LOC="P2";
      NET "DQ[5]"
 97
                                  LOC="P1";
 98
      NET "DQ[4]"
                                 LOC="N5";
                                 LOC="M4";
LOC="L6";
 99
      NET "DO[3]"
100
      NET "DQ[2]"
                                 LOC="L4";
101
      NET "DQ[1]"
102
      NET "DQ[0]"
                                 LOC="L1";
103
```

Page 2

TopLevel.v

```
`timescale 1ns / 1ps
    ## Engineer: Raul Diaz
    ## Course: CECS460
    ## Semester: Sp 15
   ## Modified: 5/10/15
    ______
    * File: TopLevel.v
    ______
    * The Top level module implements the Core design and the TSI Block which are used
    * to communicate with an exterior interface. For the purposes of this project, the
11
    * micron memory located on the Nexys2 board will be used. It is the functionality
    * of the TSI block to handle the {\rm I/O} used by the core. The TSI block can be
13
    * modified to handle various electrical characteristics which may be presented in
15
    * a real world application. However for the sake of simplicity, the I/O ports of
    * the top level design is assumed to handle the standard electrical inputs and
    * distribute the standard electrical output. If one may choose to alter the
17
18
    * electrical I/O, one may do so in the constraints file
    19
    module TopLevel( SYS_CLK, SYS_RST, RX_IN, UART_CONFIG, BAUD_SEL,
2.0
                                TX_OUT, UART_ERROR, MEM_ADDR, DQ,
21
22
                                CE_, OE_, WE_, ADV_, CRE, UB_, LB_,OCLKMEM,
23
                                ANODES, CATHODES,
24
25
         input SYS_CLK, SYS_RST;
2.6
         input RX_IN;
input [2:0] UART_CONFIG;
27
28
         input [3:0] BAUD SEL;
         output TX_OUT, CE_, OE_, WE_, ADV_, CRE, UB_, LB_, OCLKMEM;
3.0
31
         output [2:0] UART ERROR;
         output [3:0] ANODES;
32
33
         output [6:0] CATHODES;
34
         output [22:0] MEM_ADDR;
35
         inout [15:0] DQ;
36
37
         /* Interconnects */
38
         wire Clk, Rst, parity_en, odd_en, bit8_en, Rx_in, Tx_data;
39
                   cs, rd mem, wr mem, adv mib, cre mib, upperbyte en, lowbyte en;
         wire [3:0] baud sel;
40
41
         wire [15:0] data_to_mem, data_from_mem;
42
         wire [22:0] addr_to_mem;
43
       CoreLogic CORE(
44
45
            .Clk(Clk),
                                        .Rst(Rst),
             .baud sel(baud sel),
                                         .parity_en(parity_en),
46
47
             .odd_en(odd_en),
                                         .bit8_en(bit8_en),
48
            .Rx in(Rx in).
49
            .data_from_mem(data_from_mem),
            /************ OUTPUTS ****************/
51
            .Tx data(Tx data), .flagreg(flagreg),
53
            .data_to_mem(data_to_mem), .addr_to_mem(addr_to_mem),
            .cs(cs),
                                      .rd mem(rd mem),
55
                                      .adv_mib(adv_mib),
            .wr_mem(wr_mem),
            .cre mib(cre mib),
                                      .upperbyte en(upperbyte en),
57
            .lowbyte_en(lowbyte_en),
```

Page 1

Sun May 10 22:36:52 2015

```
58
                                            .a2(a2),
              .al(al),
                                           .a0(a0),
60
              .a(a), .b(b), .c(c), .d(d), .e(e), .f(f), .g(g)
61
62
           TSI Block TSI(
            /* TSI SYSTEM INPUT Buffers */ /* INPUTS TO CORE LOGIC */
64
               .Sys_Clk(SYS_CLK),
                                               .Clk buf(Clk),
               .Sys_Rst(SYS_RST),
                                               .Rst_buf(Rst),
66
               .Rx buf(RX IN),
                                               .Rx in(Rx in),
               .UART_Confg_buf(UART_CONFIG), .UART_Config({bit8_en, parity_en, odd_en}),
68
               .baud_sel_buf(BAUD_SEL),
                                               .baud sel(baud sel),
7.0
               .DQ(DQ),
                                               .data_from_mem(data_from_mem),
71
             /* OUTPUTS FROM CORE LOGIC */
                                                    /* TSI SYSTEM OUTPUT Buffers */
72
               .data_to_mem(data_to_mem),
               .Tx_data(Tx_data),
                                                   .Tx_buf(TX_OUT),
74
75
               .cs(cs),
                                                   .CE (CE ),
76
               .rd_mem(rd_mem),
                                                    .OE_(OE_),
77
               .wr_mem(wr_mem),
                                                   .WE_(WE_),
                                                   .ADV_(ADV_),
78
               .adv_mib(adv_mib),
79
               .cre_mib(cre_mib),
                                                   .CRE(CRE),
80
               .upperbyte_en(upperbyte_en),
                                                   .UB_(UB_),
81
               .lowbyte_en(lowbyte_en),
                                                   .LB_(LB_),
                                                   .Addr_buf(MEM_ADDR),
               .addr_to_mem(addr_to_mem),
82
83
               .anodes({a3, a2, a1, a0}),
                                                  .anodes_buf(ANODES),
               .cathodes({a, b, c, d, e, f, g}), .cathodes_buf(CATHODES),
.UART_error(flagreg), .UART_error_buf(UART_ERROR),
84
               .UART_error(flagreg),
85
               .CLKMEM(1'b0),
                                                   .OCLKMEM (OCLKMEM)
           ) ;
87
89
    endmodule
```

Page 2

TopLevel.v

```
Sun May 10 23:08:16 2015
```

```
TSI Block.v
```

```
1 `timescale 1ns / 1ps
    ## Engineer: Raul Diaz
    ## Course: CECS460
   ## Semester: Sp 15
   ## Modified: 5/10/15
    ______
    * File: TSI_Block.v
 8
    * The technology specific instance block allows for a real world application to be
1.0
    * applied to the SoC. By instantiating the I/O buffers provided by the Spartan 3E HDL
11
    * library, the TSI ensures a synchronized design to any exterior application. The TSI
12
    * also adds portability by providing flexible electrical to specification to the
    \,^*\, cores I/O ports. This can be done in the systems constrains file.
14
    *************************
15
    module TSI_Block(
16
17
        /* CORE Portlist */
18
19
           input Sys_Clk, Sys_Rst, Tx_data,
           input cs, rd_mem, wr_mem, adv_mib, cre_mib, upperbyte_en, lowbyte_en,
20
21
          input [15:0] data to mem,
         input [22:0] addr_to_mem,
input [2:0] UART_error,
input [3:0] anodes,
22
23
24
          input [6:0] cathodes,
2.5
26
2.7
         output Rx_in,
         output [15:0] data from mem,
28
2.9
         output [2:0] UART_Config,
30
          output [3:0] baud_sel,
31
          /* TSI Buffers */
32
         output Clk buf, Rst buf,
33
           output Tx buf,
          output CE_,OE_, WE_, ADV_, CRE, UB_, LB_,
3.5
       output [22:0] Addr_buf,
output [2:0] UART_error_buf,
output [3:0] anodes_buf,
output [6:0] cathodes_buf,
37
38
39
         output OCLKMEM ,
41
         input Rx_buf,
          input [2:0] UART_Confg_buf,
input [3:0] baud_sel_buf,
42
4.3
          input CLKMEM,
44
           inout [15:0] DQ
45
46
47
49
5.0
         IBUFG BUFG CLK (
51
            .O(Clk buf),
                               // 1-bit output: Clock buffer output
52
                               // 1-bit input: Clock buffer input
53
5.4
     /*############## INPUT Buffers ################################ */
56
57
              /* Reset Handler */
5.8
```

Page 1

```
Sun May 10 23:08:16 2015
TSI_Block.v
 59
                IBUFG RST (
 60
                     .I(Sys_Rst),
                                    // Buffer input (connect directly to top-level port)
 61
                     .O(Rst buf)
                                    // Buffer output
 62
 63
                /* Recieve RX Handler */
 64
 65
                IBUFG Rx (
                     .I(Rx_buf),
 66
 67
                     .0(Rx in)
 68
 69
                /* UART CONFIG Handler */
           IBUF IBUF UARTCONFIG [6:0] (
 7.0
 71
                     .I({UART Confg buf,baud sel buf}),
 72
                     .O({UART_Config, baud_sel})
 73
 74
 75
      76
 77
                /* Address Handler */
 78
           OBUF OBUF ADDR[22:0] (
 79
                .O(Addr buf[22:0]),
                                      // Buffer output (connect directly to top-level port)
                .I(addr_to_mem[22:0]) // Buffer input
 80
 81
                /* Anodes/Cathodes Handler */
 82
                OBUF_disp[10:0] (
 83
 84
                     .O({anodes buf, cathodes buf}),
 8.5
                     .I({anodes, cathodes})
 86
                /* UART ERROR Handler */
 87
                OBUF UARTErr[2:0] (
 88
                     .O(UART_error_buf[2:0]),
 29
                     .I(UART_error[2:0])
 91
 92
                /* Memory Control Handler */
                OBUF_MemCNTRL[6:0] (
 93
                     .O({CE_,OE_, WE_, ADV_, CRE, UB_, LB_ }),
 95
                     .I({cs, rd_mem, wr_mem, adv_mib, cre_mib, upperbyte_en, lowbyte_en})
 96
                /* Tx Handler */
 97
 98
                OBUF_TX (
 99
                     .O(Tx_buf),
100
                     .I(Tx data)
101
                ),
/* MemClock Handler */
102
103
                OBUF CLKMEM (
104
                      .O(OCLKMEM),
105
                      .I(CLKMEM)
106
107
      /*############## InOut Buffers ###################### */
108
109
                 /* Data Handler */
           IOBUF IOBUF_DQ[15:0] (
110
                       .O(data from mem[15:0]),// Buffer output
111
                                               // Buffer inout port
112
                       .IO(DQ[15:0]),
113
                       .I(data_to_mem[15:0]),
                                              // Buffer input
                                               // 3-state enable input
114
                       .T(wr_mem)
115
                     );
116
```

Page 2

Sun May 10 22:45:48 2015

CoreLogic.v

```
`timescale 1ns / 1ps
    ## Engineer: Raul Diaz
    ## Course: CECS460
    ## Semester: Sp 15
   ## Modified: 5/10/15
    * File: CoreLogic.v
9
    ______
       The Core cell contains the logic flow of the SoC. By instantiating the embedded
    \ ^{\star} Picoblaze processer, UART, and the Memory Interface block, the Core is capable
1.1
    * of providing system communication to an exterior device.
    * \bar{\text{A}} 4:1 selection case statement multiplexes the data going into the PicoBlaze
13
    * processor. The read strobes set within the decoder module determine the selection
15
    * of the multiplexer, which are set by software logic flow within the PicoBlaze.
    * The mux provides the PicoBlaze the option of reading received data from the UART,
    \, * the status of the UART, the data read from the embedded micron memory or the
17
    * status of the MIB module (Ready Flag).
18
19
    ************************
2.0
    module CoreLogic(Clk, Rst, baud_sel, parity_en, odd_en, bit8_en, Rx_in,
21
22
                             Tx_data, a3, a2, a1, a0,
23
                             a, b, c, d, e, f, g, flagreg,
24
                             data from mem,
                             data_to_mem, addr_to mem,
25
2.6
                             cs, rd_mem, wr_mem, adv_mib, cre_mib, upperbyte_en,
                             lowbyte en
28
           input Clk, Rst;
3.0
           input parity_en, odd_en, bit8_en, Rx_in;
31
           input [3:0] baud_sel;
32
           input [15:0] data_from_mem;
34
35
           output [15:0] data to mem;
36
           output [22:0] addr to mem;
37
38
           output cs, rd_mem, wr_mem, adv_mib, cre_mib, upperbyte_en, lowbyte_en;
39
40
41
           output
                         Tx_data;
42
          output
                          a3, a2, a1, a0;
43
           output
                          a, b, c, d, e, f, g;
          output reg [2:0]flagreg;
44
45
          wire p_err, ov_err, frm_err;
46
47
          wire
                 Tx_rdy, wr_st, Rx_rdy, sRst, flag;
          wire [7:0]
                            port_ID, port_out_data, status, Rx_out;
48
49
          wire [7:0]
                             data_to_pb;
          wire [17:0]
wire [255:0]
                             baud val;
51
                 [255:0]
                             wr decode, rd decode;
         wire [7:0]
                            MIB status;
53
          reg [7:0]
                          port_in_data;
54
           reg
                 [7:0]
                             rxdata, txdata;
55
         assign status = {1'b0, frm err,ov err, p err, 2'b0, Tx rdy, Rx rdy };
57
         assign flag = frm_err | ov_err | p_err;
```

Page 1

```
Sun May 10 22:45:48 2015
CoreLogic.v
 60
         Procedrual Combo block
        *********************************
 61
 62
         always @(*) begin
               64
                  4:1 Mux Input to PicoBlaze Data Port
 66
            casex({rd decode[20], rd decode[17], rd decode[16], rd decode[1], rd decode[0]})
 68
                   5'bxxxx1: port_in_data = status;
                               port_in_data = Rx_out;
                   5'bxxx1x:
                                port_in_data = data_to_pb;
 7.0
                   5'bxx1xx:
                   5'bxxlxx: port_in_data = data_co_pb, 5'bxlxxx: port_in_data = data_to_pb, 5'blxxxx: port_in_data = MB_status;
 71
 72
 73
                   default: port_in_data = port_in_data;
 74
            endcase
 75
          end
 76
 77
 78
                     Sequential block
 79
 80
          always @(posedge Clk, negedge sRst) begin
 81
               if(!sRst) begin
 82
                 {txdata,rxdata,flagreg}<= 19'b0;
 83
 84
               /**********
 85
                Rx buffer register
 87
               89
 91
                Tx buffer register
 92
               **********
 93
              else
                                              txdata <= port_out_data;
               if(Tx_rdy && wr_decode[1])
 95
 96
                Flag buffer register
 97
 98
              else
 99
               if (flag)
 100
                   flagreg <= {frm_err,ov_err,p_err};</pre>
101
102
103
          end
104
          //****************
105
          // Memory Interface Block
106
          //*********************
107
           Memory_Interface_Block MIB(
108
             .clk(Clk),
110
              .rst(sRst),
111
              .wr strb(wr decode),
               .rd_strb(rd_decode),
112
113
              .datain(port out data),
114
              .data_from_mem(data_from_mem),
```

Page 2

```
Sun May 10 22:45:49 2015
CoreLogic.v
115
              .data_to_mem(data_to_mem),
116
              .addr to mem(addr to mem),
117
              .status(MIB_status),
118
              .CE_(cs),
119
              .OE_(rd_mem),
120
              .WE (wr mem),
121
              .ADV_(adv_mib),
122
              .CRE(cre mib),
123
              .UB_(upperbyte_en),
              .LB (lowbyte en),
              .dataout(data_to_pb)
125
126
         ) ;
127
128
        //*****************
        // Recieve Engine
129
        //****************
130
         RxEngine RX(
131
132
              .Clk(Clk),
133
              .Rst(sRst),
134
              .Rx_in(Rx_in),
135
              .parity_en(parity_en),
136
              .bit8_en(bit8_en),
137
              .odd en(odd en),
138
              .Baud_val(baud_val),
139
              .rd_strb(rd_decode[0]),
140
              .Rx_out(Rx_out),
141
              .Rx rdy(Rx rdy),
142
              .p_err(p_err),
              .ov err(ov err),
143
144
              .frm err(frm err)
145
         ) ;
146
147
        // Transmit Engine
148
        //***************
149
         TxEngine TX(
150
151
              .Clk(Clk),
152
               .Rst(sRst),
153
               .data in(port out data),
               .tx_start(wr_decode[1]),
154
155
               .parity_en(parity_en),
156
               .bit8_en(bit8_en),
157
               .odd_en(odd_en),
158
               .Baud val(baud val),
159
               .tx_out(Tx_data),
160
               .tx_rdy(Tx_rdy)
161
          );
162
        //****************
163
164
        // Baudrate value Decoder
        //****************
165
         Baud_val_Decoder br_decode(
166
               /\overline{/}.Clk(Clk),
167
168
               //.Rst(sRst),
169
               .Baudsel(baud_sel),
170
               .Baud val(baud val)
171
         ) ;
```

Page 3

Sun May 10 22:45:49 2015 CoreLogic.v 172 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 173 174 // Decode Block Module //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 175 176 strobe\_decode decode( 177 .port id(port ID), 178 .rd\_in(rd\_st), 179 .wr\_in(wr\_st), 180 .rd\_out(rd\_decode), .wr\_out(wr\_decode) 182 ) ; 183 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* // Asynchronous In Synchronous Out Module 184 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 185 186 ASyncIn SyncOut aiso( 187 .Clk(Clk), 188 .async\_rst(Rst), 189 .sync rst(sRst) 190 ) ; //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 191 // PicoBlaze Processor 192 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 193 194 embedded kcpsm3 ROM( 195 .port\_id(port\_ID), .write\_strobe(wr\_st), 196 197 .read\_strobe(rd\_st), 198 .out port(port out data), 199 .in\_port(port\_in\_data), .interrupt(1'b0), 200 201 .interrupt ack(), 202 .reset(~sRst), 203 .clk(Clk) ) ; 205 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 206 // Display Controller Module 207 //\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* 208 209 display\_controller disp\_cont( 210 .clk 50Mhz(Clk), 211 .reset(~sRst), 212 .bytesel\_hi(txdata[7:4]), .bytesel\_lo(txdata[3:0]), 213 214 .d\_hi(rxdata[7:4]), .d lo(rxdata[3:0]), 215 216 .a3(a3), .a2(a2), .a1(a1), .a0(a0), 217 .a(a), .b(b), .c(c), .d(d), .e(e), .f(f), .g(g)218

Page 4

219

220

endmodule

### Memory\_Interface\_Block.v

```
`timescale 1ns / 1ps
   ## Engineer: Raul Diaz
   ## Course: CECS460
   ## Semester: Sp 15
   ## Modified: 5/10/15
    * File: Memory_Interface_Block.v
   ______
      The Memory Interface Block provides the communication link between
   ^{*} the PicoBlaze processor and the exterior memory interface. The design of the
1.1
    * MIB is constructed around the MIB State Machine which provides the necessary
   \, * load signals to the 2 read buffer register holding data from memory. The state
13
   * machine also provides read and write enable (OB_ & WE_) signals to the memory
15
    * chip on respective states the PicoBlaze may be in.
    *************************
17
18
   module Memory Interface Block(clk, rst, wr strb, rd strb, data from mem,
                             addr_to_mem, status, datain, data_to_mem, dataout,
19
2.0
                             CE_,OE_, WE_, ADV_, CRE, UB_, LB_
21
22
                             );
23
24
        input
                clk, rst;
25
       input
                [7:0] datain;
              [15:0] data_from_mem;
2.6
       input
27
        input
                [255:0] wr strb, rd strb;
              CE_,OE_, WE_, ADV_, CRE, UB_, LB_;
28
        output
        output [7:0] dataout;
30
        output [7:0] status;
                 [15:0] data to mem;
31
        output
32
                [22:0] addr_to_mem;
        output
33
               ld;
        wire
34
35
               [7:0] rd_data0, rd_data1;
        wire
36
37
      assign dataout = rd_strb[17] ? rd_data1 : rd_data0;
38
       assign {ADV_, CRE, UB_, LB_} = 4'b0; /* Always low */
39
      /*******************
40
41
      * RS Flop: Sets and Reseting MIB Ready Status
42
43
       RSFlop Mem_RDY(
        .Clk(clk),
44
45
         .Rstb(rst),
         .R(rd_strb[18]),
46
47
         .S(ld),
48
         .O(status[0])
49
      /******************
51
       * MIB State Machine
      **************
53
       MIB SM SM (
         .Clk(clk),
55
         .Rstb(rst),
57
         .do_rd(rd_strb[18]),
```

Page 1

```
Sun May 10 23:14:57 2015
```

```
{\tt Memory\_Interface\_Block.v}
               .do_wr(wr_strb[19]),
              .cs(CE ),
  60
              .rd_mem(OE_),
  61
             .wr_mem(WE_),
  62
              .ld(1d)
            );
  63
  64
  65
            Synch Clock; Active Low Rst: 8 bit Registers
  66
            /* Address Registers */
  68
  69
            LDRG 8bit
  70
                       addr0(
  71
                             .Clk(clk),
  72
                             .Rstb(rst),
  73
                             .D(datain),
                             .en(wr_strb[11]),
  74
  75
                             .Q(addr to mem[7:0])
  76
                       ),
  77
                       addr1(
  78
                             .Clk(clk),
  79
                             .Rstb(rst),
  80
                             .D(datain),
  81
                             .en(wr_strb[12]),
  82
                             .Q(addr_to_mem[15:8])
  83
                       ),
  84
                             .Clk(clk),
  85
                             .Rstb(rst),
                             .D(datain),
  87
                             .en(wr strb[13]),
  89
                             .Q(addr_to_mem[22:16])
  91
  92
             /* Write Buffer Register */
  93
                       wrdata0(
                             .Clk(clk),
  95
                             .Rstb(rst),
  96
                             .D(datain),
  97
                             .en(wr_strb[14]),
  98
                             .Q(data_to_mem[7:0])
  99
                       ),
 100
                       wrdata1(
 101
                             .Clk(clk),
 102
                             .Rstb(rst),
 103
                             .D(datain),
                             .\,\texttt{en}\,(\texttt{wr\_strb}\,\texttt{[15]}\,)\;,
 104
 105
                             .Q(data_to_mem[15:8])
 106
 107
            /* Read Buffer Register */
108
                      ReadBuff reg1(
110
                             .Clk(clk),
 111
                             .Rstb(rst),
112
                             .D(data_from_mem[15:8]),
 113
                             .en(1d),
 114
                             .Q(rd_data1)
```

Page 2

## Sun May 10 23:14:57 2015

```
115
116
                     ReadBuff_reg0(
117
                          .Clk(clk),
118
                          .Rstb(rst),
                         .D(data_from_mem[7:0]),
119
120
                         .en(ld),
                          .Q(rd_data0)
121
122
                    );
123
     endmodule
124
```

Page 3

Memory\_Interface\_Block.v

```
Sun May 10 23:37:19 2015
```

```
MIB_SM.v
```

```
`timescale 1ns / 1ps
    ## Engineer: Raul Diaz
    ## Course: CECS460
    ## Semester: Sp 15
   ## Modified: 5/10/15
    * File: MIB_SM.v
9
    ______
    * The MIB Finite State Machine is an essential component to MIB. It controls the Chip
    * Select, Read, and Write enable strobes used to activate the micron memory chip.
11
    * Upon reset, this FSM remains in idle waiting for rdstrobe[18] or wrstrobe[19] from
    * the system. Based on received strobe, the FSM goes into an uninterrupted 6 state
13
   * transition changing on each rising edge of the system clock. Details on
    * communication can be found in the Micron Memory Datasheet.
15
    *****************************
17
18 module MIB SM(Clk, Rstb, do rd, do wr, cs, rd mem, wr mem, ld);
19
        input Clk, Rstb;
2.0
        input
                 do_rd, do_wr;
21
        output reg cs, rd_mem, wr_mem, ld;
22
23
        reg ns cs, ns rd, ns wr, ns ld;
24
        reg [3:0] state_reg, state_next;
25
        /* Symbolic State Declorations */
2.6
        localparam [3:0]
                     = 4 \cdot h0,
28
            idle
                     = 4 'h1,
            wr_1
                              rd 1
                     = 4 h2, rd_2
                                    = 4'h8,
3.0
            wr 2
                     = 4 h3,
= 4 h4,
                              rd_3
                                      = 4 h9,
31
             wr 3
                              rd_4
                                      = 4 ! hA,
32
            wr_4
             wr 5
                    = 4 h5,
                              rd 5
                                     = 4'hB,
                     = 4 h6,
                            rd_6
                                     = 4 'hC;
34
             wr_6
35
    /******** Sequential block ************/
36
37
       always @(posedge Clk, negedge Rstb)
38
            if(!Rstb) begin
39
                 state reg <= idle;
                 {cs, rd_mem, wr_mem, ld} <= 4'b1110;
40
41
            end
42
             else
                     begin
43
                 state_reg <= state_next;
                 {cs, rd mem, wr mem, ld} <= {ns cs, ns rd, ns wr, ns ld};
44
45
46
    47
48
       always @(*) begin
49
             /* Default Assignments */
             state next = state reg;
             {ns cs, ns rd, ns wr, ns ld} = 4'b1110;
51
             case(state_reg)
53
                 idle:
55
                 begin
57
                          {state_next, ns_cs} = {rd_1, 1'b0}; /* Enable Chip Sel */
```

Page 1

```
Sun May 10 23:37:19 2015
MIB SM.v
  5.8
                           else
  59
                           if(do wr)
                                 {state_next, ns_cs} = {wr_1, 1'b0}; /* Enable Chip Sel */
  60
  61
  62
                                state next = idle ;
  63
  64
                      end
       /********* Write Cycle ***********/
  65
  66
                      wr_1:
                      begin
  68
                           state_next = wr_2;
  69
                            /* Enable Chip Sel & Enable Memory Write */
  70
  71
                            {ns_cs, ns_wr} = 2!b0;
  72
                      end
  73
                      wr_2 :
  74
                      begin
  75
                           state next = wr 3;
  76
  77
                            /* Enable Chip Sel & Enable Memory Write */
  78
                            {ns_cs, ns_wr} = 2'b0;
  79
                      end
  80
                      wr 3 :
  81
                      begin
  82
                           state_next = wr_4;
  83
  84
                            /* Enable Chip Sel & Enable Memory Write */
                            {ns_cs, ns_wr} = 2'b0;
  85
                      end
  87
                      wr 4:
  88
                      begin
  89
                           state_next = wr_5;
  90
                            /* Enable Chip Sel & Enable Memory Write */
  91
  92
                            \{ns_cs, ns_wr\} = 2'b0;
  93
                      end
  94
                      wr_5:
  95
                      begin
  96
                           state next = wr 6;
  97
  98
                            /* Disable Memory Write */
  99
                            {ns_cs, ns_wr} = 2'b01;
 100
                      end
 101
                      wr 6: state next = idle;
 102
       /******* Read Cycle *************/
 103
 104
                      rd_1:
 105
                      begin
 106
                           state_next = rd_2;
 107
                            /* Enable Chip Sel & Enable Memory Read */
                            \{ns_cs, ns_rd\} = 2'b0;
108
 109
110
                      rd_2:
 111
                      begin
                           state_next = rd_3;
112
 113
                            /* Enable Chip Sel & Enable Memory Read */
114
                           {ns_cs, ns_rd} = 2'b0;
```

Page 2

/\* Enable Chip Sel & Enable Memory Read \*/

Sun May 10 23:37:19 2015

```
{ns_cs, ns_rd} = 2'b01;
132
133
134
135
                     rd_6: state_next = idle;
                endcase
136
137
          end
138
     endmodule
139
```

rd\_3:

begin

end

rd\_4:

begin

end

rd\_5:

begin

state\_next = rd\_4;

state\_next = rd\_5;

state\_next = rd\_6; /\* Disable Read Write \*/

 ${ns_cs, ns_rd} = 2'b0;$ 

/\* Enable Chip Sel & Enable Memory Read \*/

 ${ns_cs, ns_rd, ns_ld} = 3'b001;$ 

MIB SM.v 115 116

117

118

119 120

121 122

123

125

126

127

128

129

130

131

Page 3

```
Sun May 10 23:41:39 2015
```

## RxEngine.v

```
`timescale 1ns / 1ps
   ______
   * File: RxEngine.v
   ______
   * Description:
   The Recieve Engine is a synchronous communications module capable of recieving
   serial data using an RS232 protocol. It outputs an 8 bit data to an exterior device
   and is capable of producing 4 status signals Rx Ready, Parity Error, Overflow Error
   and a Framing Error.
   There are 4 main instantiations involved: Bitcountup.v, Bit_time_counter.v, Recieve_SM,
11
   and the SIPO Shift Register. An 18 bit Baud Count value is also produced based on the
   start signal from the FSM. This signal will determine if the Baud Count is divided
13
   by 2, in order to shift the trigger mark to the midpoint of a serial transfer. A shift
15
   signal is also produced upon a low start signal from the FSM and a BTU signal to
   determine a shift in the SIPO.
17
18
   ***********************
   module RxEngine(Clk, Rst, Rx_in, parity_en, bit8_en, odd_en, Baud_val, rd_strb,
19
2.0
                        Rx_out, Rx_rdy, p_err, ov_err, frm_err );
21
22
        input Clk, Rst;
             Rx_in, parity_en, bit8_en, odd_en, rd strb;
23
        input
24
        input
             [17:0] Baud val;
25
2.6
       output Rx_rdy, p_err, ov_err, frm_err;
       output [7:0] Rx out;
28
       wire [17:0] baud count;
3.0
       wire start, BTU;
31
   32
       assign baud count = start ? (Baud val >> 1) : Baud val;
33
       assign shift = ~start & BTU;
34
35
   /************************************/
36
37
      /*************
38
39
              Bit Count up Module
40
41
      BitCountUp bitcounter(
          .Clk(Clk),
42
43
           .Rst(Rst),
           .start(doit),
44
45
           .BTU(BTU),
           .bitCount(4'ha),
46
47
           .done(BCU));
48
      /*************
49
           Bit Time Counter Module
      **************
51
      Bit time counter bittimecount(
53
           .Clk(Clk),
           .Rst(Rst),
55
            .start(doit),
           .baud count(baud count),
57
           .BTU(BTU));
```

Page 1

RxEngine.v /\*\*\*\*\*\*\*\*\*<del>\*\*\*\*\*</del> Recieve State Machine \*\*\*\*\*\*\*\*\*\*\*\*\* 60 61 Recieve\_StateMachine SM( 62 .Clk(Clk), .Rstb(Rst), 63 64 .Rx(Rx\_in), .BCU(BCU), 66 .BTU(BTU), .start(start), .1d(1d), 68 .doit(doit) ); 70 71 /\*\*\*\*\*\*\*\*\*\*\*\* Serial In Parallel Out Shift Reg 72 Shiftreg SIPO SIPO( 74 .Clk(Clk), 75 76 .Rst(Rst), 77 .ld(ld), 78 .Rx in(Rx in), 79 .shift(shift), .parity\_en(parity\_en), 80 81 .bit8\_en(bit8\_en), 82 .odd\_en(odd\_en), 83 .rd\_srtb(rd\_strb), .frm\_err(frm\_err), 84 85 .par\_err(p\_err), .ov\_err(ov\_err), 87 .Rx\_rdy(Rx\_rdy), .data\_out(Rx\_out) ); 89 90 endmodule 91

Sun May 10 23:41:39 2015

Page 2

Sun May 10 23:43:42 2015

## BitCountUp.v

```
`timescale 1ns / 1ps
   * File: BitCountUp.v
   ______
  * The BitCountUp module determines the number of transfered bits during an
   * operation. The done flag will signal when 'bitCount' bits have successfully transfered
   * based on the BTU(bit time up) flag from the system.
   \, * On Reset, count is set to bitCount in order to signal a done to the system.
9
   1.1
   module BitCountUp(Clk, Rst, start, BTU, bitCount, done);
13
      input Clk, Rst;
       input start, BTU;
15
       input [3:0] bitCount;
       output done;
17
18
      reg [3:0] count;
19
      assign done = (count == bitCount);
20
21
       always @(posedge Clk, negedge Rst)
22
                    count <= bitCount;
count <= 4'b0;</pre>
23
           if(!Rst)
24
           if(!start)
                        count <= count;
25
           if(!BTU)
                                          else
2.6
                        count <= count +1;
28 endmodule
```

Page 1

Wed Mar 11 16:17:35 2015

## Bit\_time\_counter.v

```
`timescale 1ns / 1ps
   * File: Bit_time_counter.v
  * The Bit time counter module generates a single clock pulse to signal the end of
   * a bit time transfer. A bit time for the system is determined by the baud_count
   * wire, an 18 bit wide bus. The following table determines signal handling logic
   **************************
11
   module Bit_time_counter(Clk, Rst, start, baud_count, BTU);
      input Clk, Rst;
1.3
14
       input start;
       input [17:0] baud_count;
15
16
       output BTU;
17
18
      reg [17:0] count;
19
      assign BTU = (count == (baud_count - 1));
20
21
      always @(posedge Clk, negedge Rst)
22
23
           if(!Rst) count <= 18'b0;</pre>
                                           else
           24
25
                         count <= 18'b0;
2.6
   endmodule
28
```

Page 1

```
`timescale 1ns / 1ps
    * File: Shiftreg_SIPO.v
    Description:
    The sychronous 'Serial in Parallel out' Shift Register implemented in this design
    is used for the RX engine. This module also provides nessesary status flags to the
    system for continous processing. On a shift signal from the system the SIPO will shift
    new bits to the right. On a load & RxReady signal, the SIPO will update the data out
11
    register with the recieved bits stored in the temp register.
12
    This SIPO module is constructed for the use of an RS232 protocol and provides error
1.3
14
    signals upon received data vs computed data such as a Framming Error, Parity Error
    and Overflow error. This module also provides logic for an RxReady signal which
15
16
    determines if the RX engine is ready too recieve a sequence of information.
17
    Upon a load signal, the last bit(stop bit) is excluded from the data_out register.
18
    Depending on the UART configuration, an optional 8th bit is loaded along with all
19
    other recieved bits.
20
21
    module Shiftreg_SIPO(Clk, Rst, ld, Rx_in, shift, parity_en, bit8_en, odd_en, rd_srtb,
22
                            frm_err, par_err, ov_err, Rx_rdy, data_out);
23
24
        input Clk, Rst;
       input ld, Rx_in, shift, parity_en, bit8_en, odd_en, rd_srtb;
25
2.6
27
       output frm_err, par_err, ov_err, Rx_rdy;
28
       output reg [7:0] data_out;
29
3.0
       reg [8:0] temp;
31
        wire bit7, recived_parity, computed_parity;
       wire sP_err, sOv_err, sRx_rdy, sFrm_err, bit7xortemp;
32
    34
35
       /* Bit 7 assignment */
36
       assign bit7 = bit8_en ? 1'b0 : temp[7];
37
      /*xor on 7 bits of shifted value and bit7 */
38
       assign bit7xortemp = temp[6:0] ^ bit7;
39
40
       /* Compute parity from recived data*/
41
       assign computed_parity = ~odd_en ? bit7xortemp : ~bit7xortemp ;
       /* Locate recived parity */
42
43
       assign recived_parity = bit8_en ? temp[7] : temp[8];
44
45
       /* Set signal for p_err register & ov_err register*/
       assign sP_err = ld & parity_en & ~Rx_rdy & (computed_parity ^ recived_parity);
46
47
       assign sOv_err = Rx_rdy & ld;
48
49
       /* set signal for Rx_rdy register & frm_err register*/
       assign sRx_rdy = ~Rx_rdy & ld;
       assign sFrm_err = ~Rx_rdy & ld & sP_err & temp[8]; //Stopbit && parity error
5.1
    /**********Instantiation Block***********/
53
      RSFlop perror(
                   .Clk(Clk),
5.5
                   .Rstb(Rst),
56
                   .R(rd_srtb),
5.7
                   .S(sP_err),
```

Page 1

Mon Apr 06 22:43:16 2015

```
.Q(par_err)) ;
60
        RSFlop overror(
                    .Clk(Clk),
61
62
                    .Rstb(Rst),
                    .R(rd_srtb),
64
                    .S(sOv_err),
65
                    .Q(ov_err)) ;
66
      RSFlop
               frmerror(
68
                    .Clk(Clk),
69
                    .Rstb(Rst),
70
                    .R(rd_srtb),
71
                    .S(sFrm_err),
72
                    .Q(frm_err));
74
        RSFlop rxRdy(
75
                    .Clk(Clk),
76
                    .Rstb(Rst),
77
                    .R(rd_srtb),
78
                    .S(sRx_rdy),
79
                    .Q(Rx_rdy)) ;
80
     /***********Sequential block***********/
81
82
       always @(posedge Clk, negedge Rst) begin
83
          if(!Rst) {temp, data_out} <= 17'b0;</pre>
84
           if(ld && ~Rx_rdy) data_out <= { bit7, temp[6:0] }; else</pre>
85
           if(shift) temp <= {Rx_in, temp[8:1]};</pre>
87
88
        end
89
90
     endmodule
91
```

Shiftreg\_SIPO.v

#### Recieve StateMachine.v

```
`timescale 1ns / 1ps
3
    * File: Recieve_StateMachine.v
    Description:
    This sychronous State Machine provides the Recieve Engine the nessary signals
     for recieving and processing particular bits based on the current state of
    the RS232 protocol transfer.
    There are 4 states exercised at all times during execution:
1.1
    The Idle state will wait for the start bit during an RS232 protocol, it ensures
    grounded signals from all counters used in the RX Engine. Upon a low signal from
1.3
14
    the Rx data input, the State will transition to the Start state for further
15
    processing.
16
17
    At the Start State, the system is processing the start bit from an exterior device
18
    and will set the trigger for shifting and storing values at the middle of a bit
    transfer from the percpective of the exterior device. (i.e sampling is performed
19
20
    at the middle of a bit transfer to ensure proper processing of a bit, this will
    reduce timing errors due too baudrates of other devices). The Start state also
21
22
    begins all counters used in the RX engine. When a BTU signal is recieved, the system
    will transistion into the Get state.
2.4
2.5
    The Get state provides the nessasary signals used to store the incomming bits in the
26
    RX engine. It will transition into the load state on a high BTU signal.
28
    At the Load state, the system is checking for the BCU signal which signals the maximum
    allowable bits for in transfer has occured. At which point, the FSM will provide a
3.0
    load signal to the system to allow access to the recieved data. The state will then
31
     transistion into the Idle state and wait for the next start bit. However if a low
32
    BCU signal is read, the state will reseed to the get state for further processing.
34
    module Recieve_StateMachine(Clk, Rstb, Rx, BCU, BTU,
35
                               start, ld, doit);
36
       input Clk, Rstb;
37
      input Rx, BCU, BTU;
38
39
       output reg start, ld, doit;
40
41
       reg [1:0] state_reg, state_next;
       reg nxt_start, nxt_ld, nxt_doit;
42
43
44
       /* Symbolic State Declorations */
45
      localparam [1:0]
46
        idle = 2'b00,
          startbit = 2'b01,
47
48
          get
                = 2 \cdot b10,
49
         load
                = 2'b11;
    /*********** Sequential block *************/
5.1
     always @(posedge Clk, negedge Rstb)
53
        if(!Rstb) begin
             state_reg <= idle;
             start <= 1 b0;
5.5
             ld
                      <= 1'b0;
             doit
57
                      <= 1'b0;
```

Page 1

```
Mon Apr 06 22:40:41 2015
```

```
else
                      begin
 60
              state_reg <= state_next;
              start <= nxt_start;
ld <= nxt_ld;
 61
 62
              1d
             doit
                       <= nxt_doit ;
           end
 6.4
     66
     /************** FSM Content *****************
 68
     Idle : Waits for start bit
Startbit : Sets trigger point, and begins counters to system
 70
            : Recieves bits from exterior device: Allows access system to read recieved data
 71
 72
     Load
 73
 74
 75
       always @(*) begin
 76
        /* Default Assignments */
 77
           state_next = state_reg;
 78
           nxt_start = start ;
 79
          nxt_ld = ld
 80
           nxt_doit = doit;
 81
           case(state_reg)
 82
 83
              idle :
                 begin
                     if(!Rx) begin
 85
                       state_next = startbit;
 87
                       nxt_start = 1'b1;
                                 = 1'b0;
= 1'b1;
 88
                       nxt_ld
 89
                       nxt_doit
 90
 91
                    else begin
 92
                       state_next = idle;
                       nxt_start = 1'b0;
nxt_ld = 1'b0;
 93
 94
                      nxt_ld
                       nxt_doit = 1'b0;
 95
 96
                    end
 97
                 end
 98
 99
              startbit :
100
                 begin
101
102
                     if(~Rx && BTU) begin
103
                       state_next = get;
                       nxt_start = 1'b0;
nxt_ld = 1'b0;
104
105
                       nxt_ld
                       nxt_doit = 1'b1;
106
107
                    end
108
                    else
                    if(Rx) begin
110
                       state_next = idle;
                       nxt_start = 1'b0;
111
                                   = 1 \text{ 'b0;}
                       nxt ld
112
                       nxt_doit = 1'b0;
113
114
                    end
```

Page 2

Recieve\_StateMachine.v

```
Mon Apr 06 22:40:41 2015
```

```
Recieve_StateMachine.v
 115
 116
 117
                get:
 118
                   begin
 119
                       if(BTU) begin
 120
                         state_next = load;
 121
                         nxt_start = 1'b0;
                         nxt_doit = 1'b1;
nxt_ld = 1'b0;
 122
 123
                         nxt_ld
 124
 125
                   end
 126
 127
                load:
 128
                   begin
                      if(BCU) begin
 129
 130
                         state_next = idle;
                         nxt_start = 1'b0;
nxt_ld = 1'b1;
nxt_doit = 1'b0;
 131
 132
 133
 134
 135
                      end
                       else begin
 136
 137
                        state_next = get;
                         nxt_start = 1'b0;
nxt_ld = 1'b0;
 138
 139
                         nxt_ld
                         nxt_doit = 1'b1;
 140
 141
                      end
 142
                   end
 143
                default:
 144
 145
                   begin
 146
                     state_next = idle;
 147
                      nxt_start = 1'b0;
                      nxt_ld = 1'b0;
nxt_doit = 1'b0;
 148
 149
 150
                   end
 151
             endcase
 152
             /******** END FSM **********/
 153
 154
 155
       endmodule
 156
```

Page 3

```
`timescale 1ns / 1ps
    ______
    * File: TxEngine.v
     The TxEngine module is an 8 bit sychronous loadable transmit engine. Operation is
    executed on a high signal from the tx_start port which triggers the load of an
    8 bit register and signals 2 counters which handle baud rate timing and bit
    transfers for the system. The tx_out will transmit an 11 bit value using a
1.0
    'Parallel In- Serial out' shift register module. The 11 bit value exercises an
11
    RS232 protocol which includes: 1 stop bit, 1 start bit, 8 bit data , and based on
1.2
    the UART Config register, a Parity bit. Trailing ones, are followed after data has
    completed transmission.
     The UART configeration is set one time upon reset and stored in a 3 bit register
14
    used in a procedural case statment. bit8_en port will determine if an 8 bit value
15
    is transmitted, if the port is low by default the system will transmit 7 bits.
16
    parity_en port will determine if parity is detected on the input, and Odd_en
17
18
    port will check for an Odd parity or even parity if bit is set low.
19
    The baudrate timing detection is handled with an 18 bit counter value
20
    corresponding to a specific baudrate requested by the system.
21
    high to signal the Tx_engine is ready for another transfer.
22
    After the timming is complete on an 11 bit transfer, the tx_rdy port will output
2.3
     module TxEngine(Clk, Rst, data_in, tx_start, parity_en, bit8_en,
24
2.5
                   odd_en, Baud_val, tx_out, tx_rdy);
26
2.7
         input Clk, Rst;
2.8
         input bit8_en, parity_en, odd_en, tx_start;
29
         input [7:0] data_in;
30
         input [17:0] Baud_val;
3.1
32
         output tx_out, tx_rdy;
33
         /* PIPO Buffer register */
35
         reg [7:0] pipo_buf;
         /*Decode load buffer */
37
         req ld_buf;
38
         /* PISO Data bus*/
39
        reg [10:0] parallel_in;
40
         /* Uart Config */
41
         reg [2:0] Uart_config;
42
         /* Data signals */
43
         wire A, B, C, D, BTU, bc_11_done;
44
45
46
                     Continous Assignments
47
48
         assign A = ^pipo_buf[6:0];
49
         assign B = ~^pipo_buf[6:0];
         assign C = ^pipo_buf[7:0];
5.0
         assign D = ~^pipo_buf[7:0];
51
52
5.4
                     Procedual Combo block
         56
         always @(*) begin
57
             case(Uart_confiq)
                  /*7N1*/ 0: parallel_in = { 1'b1, 1'b1, pipo_buf[6:0], 1'b0, 1'b1 };
5.8
```

Page 1

```
TxEngine.v
                                                               Wed Mar 11 13:23:42 2015
 59
                     /*7N1*/ 1: parallel_in = { 1'b1, 1'b1, pipo_buf[6:0], 1'b0, 1'b1 };
                     /*7E1*/ 2: parallel_in = { 1'b1, A , pipo_buf[6:0], 1'b0, 1'b1 };
/*701*/ 3: parallel_in = { 1'b1, B , pipo_buf[6:0], 1'b0, 1'b1 };
 60
 61
                     /*701*/
                     /*8N1*/ 4: parallel_in = { 1'b1, pipo_buf[7:0], 1'b0, 1'b1 };
 62
                     /*8N1*/ 5: parallel_in = { 1'b1, pipo_buf[7:0], 1'b0, 1'b1 };
                     /*8E1*/ 6: parallel_in = { C , pipo_buf[7:0], 1'b0, 1'b1 };
/*8O1*/ 7: parallel_in = { D , pipo_buf[7:0], 1'b0, 1'b1 };
 64
                     /*7N1*/ default:parallel_in = { 1'b1,1'b1,pipo_buf[6:0],1'b0,1'b1};
 66
                endcase
 68
  69
          end
  70
  72
                   Parallel In Serial Out Shift Reg
  74
         Shiftreg_PISO piso(
  75
           .Clk(Clk),
  76
           .Rst(Rst),
            .ld(ld_buf),
  78
            .sh_en(BTU),
  79
           .data_in(parallel_in),
 80
            .ser_in(1'b1),
 81
            .ser_out(tx_out));
 82
         /************
 8.3
 84
                   11 bit Counter Module
 8.5
         count_11_bits count11(
 87
           .Clk(Clk),
 88
            .Rst(Rst),
 89
            .start(start_count),
           .BTU(BTU),
 91
           .done(bc_11_done) );
 93
                    Bit Time Counter Module
 95
 96
         Bit_time_counter btc(
 97
           .Clk(Clk),
 98
            .Rst(Rst),
           .start(start_count),
 99
 100
            .baud_count(Baud_val),
 101
            .BTU(BTU) );
 102
103
104
                     RS Start Transmit module
          **************
105
106
         RSFlop start_transmit_ff(
          .Clk(Clk),
107
108
            .Rstb(Rst),
109
            .R(bc 11 done),
110
            .S(ld_buf),
111
            .Q(start_count));
          /***********
112
113
                     RS TX Ready module
           ***************
114
115
           RSFlop tx_ready(
           .Clk(Clk),
116
```

Page 2

```
Wed Mar 11 13:23:42 2015
TxEngine.v
117
           .Rstb(Rst),
 118
           .R(tx_start),
          .S(bc_11_done),
 119
 120
            .Q(tx_rdy));
                       122
                    Sequential block
 123
         always @(posedge Clk, negedge Rst) begin
 124
 125
                 One shot Uart Configuration
126
 127
                if(!Rst)
128
                    Uart_config <= {bit8_en, parity_en, odd_en};</pre>
 130
 131
                  Load Enable buffer register
132
 133
 134
 135
                if(!Rst)
                              ld_buf <= 0;
                                                      else
 136
                               ld_buf <= tx_start;</pre>
 137
 138
                /********
 139
                  PIPO buffer register
140
 141
                if(!Rst) pipo_buf <= 8'b0;
if(tx_start) pipo_buf <= data_i</pre>
 142
                                                       else
                               pipo_buf <= data_in;
 143
                                                       else
                               pipo_buf <= pipo_buf;</pre>
 144
145
 146
           end
147
      endmodule
 148
```

Page 3

Wed Mar 11 13:46:16 2015

# Shiftreg\_PISO.v

```
`timescale 1ns / 1ps
    * File: Shiftreg_Piso.v
    * A Parallel IN Serial OUT shift register used to transmit an 11bit data bus from
    \,\,^* from the system. Active on every rising edge of the Clk or falling edge of a
    * Rst bit, data is cleared on an active low reset. Loads new data on a ld assertion
    * and on a shift enable signal, data is shifted to the right as the serial in signal
10 * is shifted into the MSB.
11
12
    module Shiftreg_PISO(Clk, Rst, ld, sh_en, data_in, ser_in, ser_out );
1.3
14
         input Clk, Rst;
15
         input ld, sh_en, ser_in;
16
          input [10:0] data_in ;
17
         output ser_out;
18
19
         reg [10:0] transmit_data;
20
21 /*************Continous assignment************/
22
        assign ser_out = transmit_data[0];
23
    /***********Sequential block***********/
24
        always @(posedge Clk, negedge Rst)
             if(!Rst) transmit_data <= 10'b0; else</pre>
2.6
              if(ld) transmit_data <= data_in; else</pre>
              if(sh_en) transmit_data <= { ser_in, transmit_data[10:1] } ;</pre>
28
30 endmodule
31
```

Page 1

Wed Mar 11 16:16:54 2015

#### count\_11\_bits.v

```
`timescale 1ns / 1ps
   * File: count_11_bits.v
  * The count 11 bits module determines the number of transfered bits during an
   * operation. The done flag will signal when 11 bits have successfully transfered based
   * on the BTU(bit time up) flag from the system.
   \,\,^{\star} On Reset, count is set to 11 in order to signal a done to the system.
   11
   module count_11_bits(Clk, Rst, start, BTU, done);
1.3
      input Clk, Rst;
14
        input start, BTU;
       output done;
15
16
       reg [3:0] count;
17
18
       assign done = (count == 4'hB);
19
       20
21
       always @(posedge Clk, negedge Rst)
           if(!Rst) count <= 4'hB;
if(!start) count <= 4'b0;
if(!BTU) count <= count;</pre>
22
23
                                              else
24
                                                else
25
                           count <= count +1;
2.6
   endmodule
28
```

Page 1

Wed Mar 11 16:17:35 2015

## Bit\_time\_counter.v

```
`timescale 1ns / 1ps
   * File: Bit_time_counter.v
  * The Bit time counter module generates a single clock pulse to signal the end of
   * a bit time transfer. A bit time for the system is determined by the baud_count
   * wire, an 18 bit wide bus. The following table determines signal handling logic
   **************************
11
   module Bit_time_counter(Clk, Rst, start, baud_count, BTU);
      input Clk, Rst;
1.3
14
       input start;
       input [17:0] baud_count;
15
16
       output BTU;
17
18
      reg [17:0] count;
19
      assign BTU = (count == (baud_count - 1));
20
21
      always @(posedge Clk, negedge Rst)
22
23
           if(!Rst) count <= 18'b0;</pre>
                                           else
           24
25
                         count <= 18'b0;
2.6
   endmodule
28
```

Page 1

#### Baud\_val\_Decoder.v

```
`timescale 1ns / 1ps
    * File: Baud_val_Decoder.v
     The Baudrae Value Decoder module will determine the magnitude of the count value
    used throughout the transmit engine. A 4 bit baude select value is recieved from
    the system and used to select its corresponding Count value as shown in the table
    below. The baud value is an 18 bit number and is set one time only on reset.
11
12
13
                         0 300 3.33E-03 166667
1 600 1.67E-03 83333
14
15
                                         8.33E-04 41667
                          3
                              2400
                                        4.17E-04 20833
17
18
                          4 4800
                                        2.08E-04 10417
                                        1.04E-04 5208
5.21E-05 2604
19
                          5
                              9600
                              19200
20
21
                              38400
                                        2.60E-05 1302
22
                          8
                              76800
                                        1.30E-05 651
23
                          9
                               153600
                                         6.51E-06
                                                   326
                                        3.26E-06 163
                          10 307200
                          11 614400 1.63E-06 81
26
                         12 1228800 8.14E-07 41
28
  module Baud_val_Decoder(Clk, Rst, Baudsel, Baud_val);
3.0
     input Clk, Rst;
31
      input
                [3:0] Baudsel;
32
      output reg [17:0] Baud_val;
        Decode Sequential block
34
35
      *************
36
      always @(posedge Clk, negedge Rst)
37
       if(!Rst)
38
              case (Baudsel)
39
                   0: Baud_val = 166667;
                   1: Baud_val = 83333;
40
41
                   2: Baud_val = 41667;
                   3: Baud_val = 20833;
4: Baud_val = 10417;
42
43
44
                   5: Baud_val = 5208;
45
                   6: Baud_val = 2604;
                   7: Baud_val = 1302;
8: Baud_val = 868;
46
47
                   9: Baud_val = 434;
48
49
                  10: Baud_val = 217;
                   11: Baud_val = 109;
5.1
                   12: Baud_val = 54;
                   default: Baud_val = 166667;
53
              endcase
54
    endmodule
5.5
```

Page 1

Wed Mar 11 13:24:30 2015

## strobe\_decode.v

```
`timescale 1ns / 1ps
    * File: strobe_decode.v
    ^{\star} The decode module is used to interface with the picoblaze processor's port id and
8
       rd/wr strobes. The decoder is used to select and activate particular modules
    ^{\star} used throughout this project. By decoding the port ID, the system can determine
    * which module is currenty INPUTTING or OUTPUTTING to the picoblaze.
11
    module strobe_decode(port_id, rd_in, wr_in, rd_out, wr_out);
1.3
14
             rd_in, wr_in ;
     input
15
16
       input
                 [7:0] port_id;
      output reg [255:0] rd_out, wr_out;
17
18
19
           Procedual Combo block
     ******************
20
21
     always @(*) begin
22
      /* Clear all previous values */
       rd_out = 8 b0;
23
24
          wr_out = 8'b0;
      /* Assign current values */
2.6
        rd_out[port_id] = rd_in ;
         wr_out[port_id] = wr_in;
28
          end
30 endmodule
31
```

Page 1

Tue Feb 17 14:03:08 2015

## ASyncIn\_SyncOut.v

```
`timescale 1ns / 1ps
   * File: AISO.v
    \, * The AISO module was taken from a paper on Asynchronous & Synchronous Reset
     Design Techniques by Clifford E. Cummings, Don Mills, and Steve Golson.
     This AISO has small modifications to the original paper in order to meet
     specifications presented in the outline of this project.
 8
    ^{\star} Async IN Sync OUT. Used to synchronize a hardware reset for the system.
10 * This module uses 2 flip-flop registers to remove metastability which may occur
    ^{\star} if the setup time for the first ff is violated from a hardware mechanical debounce.
11
i.e If a mech. reset is asserted, the output will traverse a 0 through ff1, and
the on the next clk. Output a 0
        on the next clk, output a 0.
15
        else the output remains 0.
    16
17
    module ASyncIn_SyncOut(Clk, async_rst, sync_rst);
    input Clk, async_rst;
18
19
      output reg sync_rst;
20
       reg
                  ff1;
21
22 /**********Conditional block************/
     always @(posedge Clk, negedge async_rst)
23
24
       if(async_rst == 1'b0) ff1 <= 1'b1;</pre>
25
         else
                              ff1 <= 1'b0;
2.6
27
      always @(posedge Clk)
28
         sync_rst <= ff1;
30 endmodule
31
```

Page 1