

# **BIRZEIT UNIVERSITY**

Faculty of Engineering and Technology.

Electrical and Computer Engineering Department.

COMPUTER ARCHITECTURE-ENCS4370.

 $First\ Semester-2023|2024.$ 

Project#2: RISC processor.

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

**Team members (prepared by):** Razan Abdalrahman – 1200531.

Yasmeen Kamal – 1201146.

Maisam Alaa – 1200650.

**Instructor name:** Dr. Aziz Qaroush.

Section: 2.

Date: January | 2024.

# Abstract.

This project aims to design and validate a multicycle Reduced Instruction Set Computing (RISC) processor using Verilog. The processor is specified with a 32-bit instruction and word size, featuring 16 general-purpose registers (R0 to R15), a 32-bit program counter (PC), and a 32-bit stack pointer (SP). The memory layout includes static data, code, and a stack segment. The stack operates as a Last in First out (LIFO) data structure, with explicit push/pop instructions for stack manipulation. The processor employs separate physical memories for instructions and data, both stored in word-addressable memory. It supports four instruction types (R-type, I-type, J-type, and S-type) and incorporates an Arithmetic Logic Unit (ALU) to generate signals for condition branch outcomes, such as zero, carry, overflow, etc. This project combines hardware description language (Verilog) and multicycle techniques to create a functional and efficient RISC processor architecture.

# Table of contents.

| Abstract.                                                                   | 1  |
|-----------------------------------------------------------------------------|----|
| 1. Introduction.                                                            | 4  |
| 1.1 RISC Machines.                                                          | 4  |
| 1.2 Multi Cycle Processors.                                                 | 4  |
| 1.3 Differences between single cycle, multi cycle and pipelined processers. | 4  |
| 2. Design and Implementation.                                               | 5  |
| 2.1 Processor specifications.                                               | 5  |
| 2.1.1 Processor properties                                                  | 5  |
| 2.1.2 Instruction types and formats.                                        | 6  |
| 2.1.3 Instruction Set                                                       | 7  |
| 2.1.4 Finite state machine (FSM).                                           | 8  |
| 2.2 Detailed description of the data path.                                  | 10 |
| 2.2.1 Data path diagram                                                     | 10 |
| 2.2.2 RTL description                                                       | 11 |
| 2.2.3 Components of the data path.                                          | 14 |
| 2.3.1 Description of the control signals used                               | 26 |
| 3. Simulation and Testing.                                                  | 35 |
| 4. Teamwork.                                                                | 36 |
| 5. Conclusion.                                                              | 37 |
| 6. References.                                                              | 38 |

# List of figures.

| Figure 2-1 R-Type format            | 6  |
|-------------------------------------|----|
| Figure 2-2 I-Type format.           | 6  |
| Figure 2-3 J-Type format.           | 6  |
| Figure 2-4 S-Type format.           | 7  |
| Figure 2-5 Data path diagram.       | 10 |
| Figure 2-6 PC-Register code         | 14 |
| Figure 2-7 PC-Register test.        | 15 |
| Figure 2-8 Instruction memory code. | 16 |
| Figure 2-9 Instruction memory test. | 17 |
| Figure 2-10 Register file code.     | 18 |
| Figure 2-11 Register file test.     | 19 |
| Figure 2-12 ALU code                | 20 |
| Figure 2-13 ALU test.               | 21 |
| Figure 2-14 Data memory code.       | 22 |
| Figure 2-15 Data memory test.       | 23 |
| Figure 2-16 Extender code.          | 24 |
| Figure 2-17 Extender test           | 25 |
| Figure 2-18 Main control code.      | 30 |
| Figure 2-19 PC control code.        | 34 |
|                                     |    |
| List of tables.                     |    |
| Table 2-1 Instrction set.           | 7  |
| Table 2-2 Main control signals.     | 27 |
| Table 2-3 Main Control Truth Table  | 28 |
| Table 2-4 PC control signals        | 32 |
| Table 2-5 PC Control Truth Table.   | 33 |

## 1. Introduction.

#### 1.1 RISC Machines.

A Reduced Instruction Set Computer is a type of microprocessor architecture that utilizes a small, highly-optimized set of instructions rather than the highly-specialized set of instructions typically found in other architectures. RISC is an alternative to the Complex Instruction Set Computing (CISC) architecture and is often considered the most efficient CPU architecture technology available today [1].

## 1.2 Multi Cycle Processors.

A multi-cycle processor is a type of processor design where each instruction is divided into multiple stages, and each stage is completed in a separate clock cycle. This allows for more efficient use of hardware resources and can improve overall performance [2].

# 1.3 Differences between single cycle, multi cycle and pipelined processers.

In a single-processor system, only one process can be executed at a time, chosen from the ready queue, limiting concurrent execution even if multiple applications need processing. On the other hand, multiprocessor systems, comprising two or more processors, allow simultaneous execution of multiple applications. Symmetric or asymmetric multiprocessing, the two main types, enable multiple processors to handle different tasks concurrently, enhancing overall system efficiency [3].

In a Multiple Cycle Data path, instructions have varying clock cycles and are executed one at a time, requiring extra registers for result transfer. Performance is moderately faster than single cycle. In a Pipeline Data path, instructions have a fixed cycle count, multiple instructions can be processed simultaneously with duplicate hardware, and extra registers facilitate inter-stage data transfer, resulting in significantly faster performance than single cycle [4].

# 2. Design and Implementation.

## 2.1 Processor specifications.

#### 2.1.1 Processor properties.

- The instruction size and the words size is 32 bits.
- 16 32-bit general-purpose registers: from R0 to R15.
- 32-bit special purpose register for the program counter (PC)
- 32-bit special purpose register for the stack pointer (SP), which points to the topmost empty element of the stack.
- The program memory layout comprises the following three segments:
  - o Static data segment
  - Code segment
  - Stack segment. It is a LIFO (Last in First out) data structure. This machine
    has explicit instructions that enables the programmer to push/pop elements
    on/from the stack. The stack stores the return address, registers' values
    upon function calls.
- The processor has two separate physical memories, one for instructions and the other one for data. The data memory stores both the static data segment and the stack segment.
- Four instruction types (R-type, I-type, J-type, and S-type).
- Separate data and instructions memories.
- Word-addressable memory.
- You need to generate the required signals from the ALU to calculate the condition branch outcome (taken/ not taken). These signals might include zero, carry, and overflow.

#### 2.1.2 Instruction types and formats.

As mentioned above, this ISA has four instruction formats, namely, R-type, I-type, J-type, and S-type. These four types have a common 6-bit opcode field, which determines the specific operation of the instruction.

#### \* R-Type (Register Type).

- 4-bit Rd: destination register.
- 4-bit Rs1: first source register.
- 4-bit Rs2: second source register.
- 14-bit unused.



Figure 2-1 R-Type format.

#### ❖ I-Type (Immediate Type).

- 4-bit Rd: destination register.
- 4-bit Rs1: first source register.
- 16-bit immediate: unsigned for logic instructions, and signed otherwise.
- 2-bit mode: this is used with load/store instructions only.



Figure 2-2 I-Type format.

# ❖ J-Type (Jump Type).

• 24-bit: jump offset.



Figure 2-3 J-Type format.

- ❖ S-Type (Stack Type).
  - 4-bit Rd.
  - 22-bit unused.



Figure 2-4 S-Type format.

# 2.1.3 Instruction Set.

Table 2-1 shows the instructions supported by this instruction set, with their meaning and decoding.

| No.                 | Instr  | Meaning                                                                                       | Opcode<br>Value |  |  |  |  |  |  |
|---------------------|--------|-----------------------------------------------------------------------------------------------|-----------------|--|--|--|--|--|--|
| R-Type Instructions |        |                                                                                               |                 |  |  |  |  |  |  |
| 1                   | AND    | Reg(Rd) = Reg(Rs1) & Reg(Rs2)                                                                 | 000000          |  |  |  |  |  |  |
| 2                   | ADD    | Reg(Rd) = Reg(Rs1) + Reg(Rs2)                                                                 | 000001          |  |  |  |  |  |  |
| 3                   | SUB    | Reg(Rd) = Reg(Rs1) - Reg(Rs2)                                                                 | 000010          |  |  |  |  |  |  |
| I-Type Instructions |        |                                                                                               |                 |  |  |  |  |  |  |
| 4                   | ANDI   | $Reg(Rd) = Reg(Rs1) \& Imm^{16}$                                                              | 000011          |  |  |  |  |  |  |
| 5                   | ADDI   | $Reg(Rd) = Reg(Rs1) + Imm^{16}$                                                               | 000100          |  |  |  |  |  |  |
| 6                   | LW     | $Reg(Rd) = Mem(Reg(Rs1) + Imm^{16})$                                                          | 000101          |  |  |  |  |  |  |
| 7                   | LW.POI | Reg(Rd) = Mem(Reg(Rs1) + Imm <sup>16</sup> )<br>Reg[Rs1] = Reg[Rs1] + 1                       | 000110          |  |  |  |  |  |  |
| 8                   | sw     | $Mem(Reg(Rs1) + Imm^{16}) = Reg(Rd)$                                                          | 000111          |  |  |  |  |  |  |
| 9                   | BGT    | if (Reg(Rd) > Reg(Rs1))  Next PC = PC + sign_extended (Imm <sup>16</sup> )  else PC = PC + 1  | 001000          |  |  |  |  |  |  |
| 10                  | BLT    | if (Reg(Rd) < Reg(Rs1))  Next PC = PC + sign_extended (Imm <sup>16</sup> )  else PC = PC + 1  | 001001          |  |  |  |  |  |  |
| 11                  | BEQ    | if (Reg(Rd) == Reg(Rs1))  Next PC = PC + sign_extended (Imm <sup>16</sup> )  else PC = PC + 1 | 001010          |  |  |  |  |  |  |
| 12                  | BNE    | if (Reg(Rd) != Reg(Rs1))  Next PC = PC + sign_extended (Imm <sup>16</sup> )  else PC = PC + 1 | 001011          |  |  |  |  |  |  |
|                     |        | J-Type Instructions                                                                           |                 |  |  |  |  |  |  |
| 13                  | JMP    | Next PC = {PC[31:26], Immediate <sup>26</sup> }                                               | 001100          |  |  |  |  |  |  |
| 14                  | CALL   | Next PC = {PC[31:26], Immediate <sup>26</sup> }<br>PC + 1 is pushed on the stack              | 001101          |  |  |  |  |  |  |
| 15                  | RET    | Next PC = top of the stack                                                                    | 001110          |  |  |  |  |  |  |
| S-Type Instructions |        |                                                                                               |                 |  |  |  |  |  |  |
| 16                  | PUSH   | Rd is pushed on the top of the stack                                                          | 001111          |  |  |  |  |  |  |
| 17                  | POP    | The top element of the stack is popped,<br>and it is stored in the Rd register                | 010000          |  |  |  |  |  |  |

Table 2-5 Instrction set.

# 2.1.4 Finite state machine (FSM).



Figure 2-6 FSM.

The instruction cycle, also known as the fetch-execute cycle, is the fundamental process by which a computer executes instructions. It typically consists of the following main stages: IF, ID, EX, MEM, and WB.

**IF:** OR Instruction fetch, in the fetch stage, the processor retrieves the next instruction from memory. The program counter (PC) holds the address of the next instruction to be fetched. The instruction is then placed into the instruction register (IR) for decoding and execution.

**ID:** OR Instruction decode, during the decode stage, the processor interprets the fetched instruction to determine the operation to be performed and the operands involved. The opcode portion of the instruction is typically used to identify the operation, while additional fields specify operands or other information.

**EX:** OR Execute, in the execute stage, the processor carries out the operation specified by the instruction. This may involve arithmetic or logical operations, data transfers between registers or memory, or control transfers such as branching or subroutine calls.

MEM: OR Memory, in this stage, the processor interacts with memory. For instructions that involve accessing data in memory (e.g., load or store instructions), the necessary data is read from or written to memory. For instructions that don't involve memory access, this stage may be a no-operation (NOP).

WB: OR Write back, finally, in the write back stage, the results of the execution are stored back into registers or memory, depending on the nature of the instruction. For example, the result of an arithmetic operation might be stored in a register, while the outcome of a memory load operation might be placed into a register for subsequent use.

# 2.2 Detailed description of the data path.

# 2.2.1 Data path diagram.



Figure 2-7 Data path diagram.

#### 2.2.2 RTL description.

## \* R-type:

Fetch instruction: Mem[PC] → Instruction

Fetch operands: data1  $\rightarrow$  Rs1, data2  $\rightarrow$  Rs2

Execute operation: op(data1,data2) → ALU\_result

Write ALU result: ALU\_result  $\rightarrow$  reg(Rd)

Next PC address: PC=PC+1

# \* I-type:(ADDI, ANDI):

Fetch instruction: Mem[PC] → Instruction

Fetch opearnds: data1  $\rightarrow$  Rs1, data2  $\rightarrow$  Imm16

Fetch (Extended): if (ADDI) immd(16)  $\rightarrow$  signed\_Extended(immd 16)

Execute operation: op(data1, data2) → ALU\_result.

Write ALU\_result: ALU\_result → reg(Rd)

Next PC address: PC=PC+1

#### \* I-type:(LW, LW.POI):

Fetch instruction: Mem[PC] → Instruction

Fetch register:  $Reg(Rs1) \rightarrow base$ 

Calculate address: base + sign\_extended(Imm16)  $\rightarrow$  address

Read memory: MEM[address] → data

Write register: data  $\rightarrow \text{Reg}(Rd)$ 

if (LW.POI)  $Reg(Rs1) + 1 \rightarrow Reg(Rs1)$ 

Next PC address: PC=PC+1

## \* I-type:(SW):

Fetch instruction: Mem[PC] → Instruction

Fetch register:  $Reg(Rs1) \rightarrow base, Reg(Rd) \rightarrow data$ 

Calculate address: base + sign\_extended(Imm16)  $\rightarrow$  address

Write memory: data → Mem[address]

Next PC address: PC = PC + 1

#### \* I\_type:(BEQ, BNQ, BGT, BLT):

Fetch instruction: Mem[PC] → Instruction

Fetch operands:  $Reg(Rs1) \rightarrow data1$ ,  $Reg(Rd) \rightarrow data2$ 

Result: Subtract (data1,data2) → ZERO, OVER\_FLOW, NEGATIVE

Branch: if (zero):  $PC + sign_ext(offset16) \rightarrow PC$ 

else :  $PC + 1 \rightarrow PC$ 

## \* J\_type: (JMP, CALL, RET):

Fetch instruction: Mem[PC] → Instruction

Target PC address: if (JUMP  $\parallel$  CALL) : PC[31:26]  $\parallel$  address26  $\Rightarrow$  Target

else: TOP OF STACK → Target

Jump:Target → PC

Push on stack: if(CALL) : PC + 1  $\rightarrow$  TOP OF STACK

# \*S\_type: (PUSH):

Fetch instruction: Mem[PC] → Instruction

Decrement SP: SP - 1  $\rightarrow$  SP

Update stack: Reg (Rd)  $\rightarrow$  Top of stack.

# \*S\_type: (POP):

Fetch instruction:  $Mem[PC] \rightarrow Instruction$ 

Update stack: Top of stack → Reg (Rd)

Increamnet SP: SP + 1  $\rightarrow$  SP

#### 2.2.3 Components of the data path.

## **♣** PC Register.

The Program Counter (PC) register, alternatively referred to as the instruction pointer, serves as a specialized register within a CPU (Central Processing Unit). Its primary function is to store the memory address of the upcoming instruction that the processor needs to fetch and execute. During the execution of an instruction, the PC register plays a crucial role in determining the address of the next instruction to be fetched. This sequential process enables the processor to fetch and execute instructions in the correct order, facilitating the orderly progression of program execution.

#### o PC-Register module.

Figure 2-8 PC-Register code.

#### o PC-Register test.

| Signal name                     | Value    | , ,      |     | 8     | ,    | 16 |       | '   | 24                    | , ,  | 32   |      | . 4    | 10    |
|---------------------------------|----------|----------|-----|-------|------|----|-------|-----|-----------------------|------|------|------|--------|-------|
| лг clk                          | 1        |          |     |       |      |    |       |     |                       |      |      |      |        | 40 ps |
| ⊞ лг PC_src                     | 3        |          | 0   |       |      | 1  | X     |     | 2                     |      |      | 3    |        |       |
| <b>⊞ J</b> J_instruction        | AABBCCDD |          |     |       |      |    | AABBC | CDD |                       |      |      |      |        |       |
| <b>⊞</b>                        | 12345678 | 12345678 |     |       |      |    |       |     |                       |      |      |      |        |       |
| <b>⊞</b>                        | 87654321 |          |     |       |      |    | 87654 | 321 |                       |      |      |      |        |       |
| <b>■ JJ</b> instruction_address | 87654321 | 0000000  | 0 X | 00000 | 0001 |    | 02BBC | CDD | $\square$ X $\square$ | 14F0 | 2355 | ₹ 87 | 654321 |       |
|                                 |          |          |     |       |      |    |       |     |                       |      |      |      |        |       |
|                                 |          |          |     |       |      |    |       |     |                       |      |      |      |        | Ц.    |
| Cursor 1                        |          |          |     |       |      |    |       |     | 1                     |      |      |      | 40     | ps    |

```
PConsole

** KERNEL: PC_src = 00, J_instruction = aabbccdd, I_instruction = 12345678, S_instruction = 87654321

** KERNEL: instruction_address_out = 000000001

** KERNEL:

** KERNEL: Test Case 2:

** KERNEL: PC_src = 01, J_instruction = aabbccdd, I_instruction = 12345678, S_instruction = 87654321

** KERNEL: instruction_address_out = 02bbccdd

** KERNEL:

** KERNEL: Test Case 3:

** KERNEL: PC_src = 10, J_instruction = aabbccdd, I_instruction = 12345678, S_instruction = 87654321

** KERNEL: instruction_address_out = 14f02355

** KERNEL:

** KERNEL: Test Case 4:

** KERNEL: Test Case 4:

** KERNEL: PC_src = 11, J_instruction = aabbccdd, I_instruction = 12345678, S_instruction = 87654321

** KERNEL: PC_src = 11, J_instruction = aabbccdd, I_instruction = 12345678, S_instruction = 87654321

** KERNEL: instruction_address_out = 87654321

** KERNEL: instruction_address_out = 87654321

** KERNEL:

** KERNEL: Instruction_address_out = 87654321

** KERNEL
```

Figure 2-9 PC-Register test.

#### Instruction memory.

The implementation features a division of memories into two distinct parts: instruction memory and data memory.

The instruction memory is a crucial component in the data path. It is a dedicated storage unit responsible for holding the program instructions that the processor needs to execute. In the context of a CPU, the instruction memory stores the binary representations of machine instructions. The Program Counter (PC) determines the address in the instruction memory from which the next instruction is fetched. The fetched instruction is then passed to the processor for decoding and execution.

#### o Instruction memory module.

```
module Instruction_MEM (MEM_address, instruction);
        input [31:0] MEM_address;
        output reg [31:0] instruction;
        reg [31:0] instruction_MEM [0:255];
        always @ (MEM_address)
10
            begin
                instruction=instruction_MEM[MEM_address];
11
12
            end
13
14
        initial
15
            begin
                instruction_MEM[0] = 32'haabbccdd;
16
                instruction_MEM[5] = 32'haabbccdd;
17
18
                instruction_MEM[255] = 32'haabbccdd;
19
20
22
    endmodule
```

Figure 2-10 Instruction memory code.

#### o Instruction memory test.



```
    # KERNEL: Time=0 MEM_address=xxxxxxxxx instruction=xxxxxxxx
    # KERNEL: Time=10 MEM_address=000000000 instruction=aabbccdd
    # KERNEL: Time=20 MEM_address=00000005 instruction=aabbccdd
    # KERNEL: Time=30 MEM_address=0000000ff instruction=aabbccdd
    # RUNTIME: Info: RUNTIME_0068 tb_Instruction_MEM.v (23): $finish called.
```

Figure 2-11 Instruction memory test.

## **♣** Register file.

The register file stands as a vital component within the CPU, offering swift storage and rapid access to registers for diverse operations. Its streamlined design, coupled with its proximity to the execution units, plays a pivotal role in enhancing the overall performance and functionality of the computer system.

#### o Register file module.

Figure 2-12 Register file code.

#### o Register file test.

```
    run
    * KERNEL: Test Case 2 Results:
    * KERNEL: datal=00000007, data2=0000ddcc
    * KERNEL: Test Case 3 Results:
    * KERNEL: datal=0000ccdd, data2=0000ddcc
    * # KUNTIME: Info: RUNTIME_0070 tb_Register_file.v (63): $stop called.
    * # KERNEL: Time: 20 ps, Iteration: 0, Instance: /tb_Register_file, Process: @INITIAL#32_1@.
    * # KERNEL: Stopped at time 20 ps + 0.

    Console
```



Figure 2-13 Register file test.

#### Arithmetic Logical Unit.

The Arithmetic Logic Unit (ALU) is an integral digital circuit within the CPU responsible for executing arithmetic and logical operations on binary data. This crucial component takes two input operands, performs operations based on the specified instruction, and generates an output result. The ALU's capabilities encompass a broad spectrum of operations, spanning addition, subtraction, multiplication, division, bitwise logical operations (AND, OR, XOR), as well as comparisons like greater than, less than, and equal to.

#### o ALU module.

```
module ALU (data1, data2, calculated_value, Sig_ALU);
          input wire [31:0] data1, data2;
          input [1:0] Sig_ALU;
          output reg [31:0] calculated_value;
          always @ (*)
              begin
                  case (Sig_ALU)
                       2'b00:begin
                            calculated_value <= data1 & data2;</pre>
14
15
                            calculated_value <= data1 + data2;</pre>
16
17
                       2'b10:begin
                            calculated_value <= data1 - data2;</pre>
18
19
                       default:
20
                              calculated_value <= 32'b0;</pre>
21
                   endcase
22
     endmodule
```

Figure 2-14 ALU code.

```
C:/Users/Support/Desktop/NS/Arch/Projects/SecondProject/finalProject/finalProject/finalProject/finalProject
run

# KERNEL: Time=0 data1=00000000 data2=ffffffff Sig_ALU=00 calculated_value=00000000

# KERNEL: Time=10000 data1=00000000 data2=ffffffff Sig_ALU=01 calculated_value=fffffff

# KERNEL: Time=20000 data1=00000000 data2=ffffffff Sig_ALU=10 calculated_value=00000001

# RUNTIME: Info: RUNTIME_0070 tb_ALU.v (50): $stop called.

# KERNEL: Time: 30 ns, Iteration: 0, Instance: /ALU_tb, Process: @INITIAL#25_2@.

# KERNEL: Stopped at time 30 ns + 0.
```



Figure 2-15 ALU test.

#### Data memory.

In a RISC processor where the data memory is word-addressable, each memory location is associated with a specific word, which is typically the basic unit of data storage. This means that individual words, rather than bytes, are the smallest addressable units.

A portion of the data memory may be designated for use as a stack. The stack is a region of memory managed in a Last-In-First-Out (LIFO) fashion and is commonly employed for storing local variables, return addresses, and managing function calls.

#### o Data memory module.

Figure 2-16 Data memory code.

#### o Data memory test.

```
run

* KERNEL: Test Case 1: Read from memory at address 1, data_out = 0000162e

* KERNEL: Test Case 2: Write to memory at address 3

* KERNEL: Test Case 3: Read from memory at address 3, data_out = 000abcde

* KERNEL: Test Case 4: Push to stack, sp = 1023

* KERNEL: Test Case 5: Pop from stack, top_Of_Stack = 00001234, sp = 1023

* RUNTIME: Info: RUNTIME_0070 tb_Data_MEM.v (68): $stop called.

* KERNEL: Time: 60 ns, Iteration: 0, Instance: /tb_Data_MEM, Process: @INITIAL#33_1@.

Console
```



Figure 2-17 Data memory test.

#### **Extender.**

In computer architecture, sign extension and zero extension are techniques used to expand the bit-width of binary numbers. These operations are particularly relevant when dealing with values of different sizes, ensuring proper representation and interpretation within a given system.

The extender is employed to expand a 26-bit immediate value to 32 bits, with the choice of either zero extension or sign extension. The extender ensures that the immediate value, originally represented in 26 bits, is appropriately extended to fill the 32-bit space while considering the specific requirements of the operation, whether it involves preserving the signed nature of the value (sign extension) or simply padding with zeros (zero extension).

#### o Extender module.

```
module Extender(immediate, OpExt, extender_out);
        input [31:0] immediate;
        input OpExt;
 4
        output reg [31:0] extender_out;
 5
 67
        always @ (*)
            begin
8
                 case (OpExt)
9
                     1'b0:begin
                         extender_out = {16'b0 , immediate [17:2]};
12
                     1'b1:begin
13
                         extender_out = {{16{immediate[17]}},immediate [17:2]};
14
15
                 endcase
16
             end
17
        endmodule
18
19
```

Figure 2-18 Extender code.

#### o Extender test



Figure 2-19 Extender test.

# 2.3 Detailed description of the control signals.

#### 2.3.1 Description of the control signals used.

**♣** Main control signals.

#### DESCRIPTION.

- Reg\_Src: This signal is utilized to identify the second source in the instruction, serving as either Rs2 for R-type instructions or Rd for I-type instructions.
- Reg\_Wr: This signal is employed to prevent and manage the write operation on register Rd.
- Reg\_Wr2: This signal is employed to prevent and manage the write operation on register Rs1.
- ExtOp: The signal is utilized to determine whether the extension operation will involve zero extension or sign extension.
- ALUSrc: This signal is employed to select the second input for the ALU, which has two inputs: BusA (the first input) and the second input with various possible values. The ALU\_Src signal is used to decide between these options for the second ALU input, which include extended-immediate and BusB.
- Mem\_Rd: This signal is exclusively utilized for the LW, LW.POI instruction, overseeing the read operation and preventing other instructions from accessing memory for reading.
- Mem\_Wr: This signal is specifically designated for the SW instruction, overseeing the write operation and inhibiting other instructions from performing write operations to memory.
- WB\_data: This signal is employed to select the appropriate data to be written into the register file, with two potential values:
   ALU Result and Data out of the memory.
- PushSig: This signal is activated to push data onto the top of the stack.
- PopSig: This signal is triggered to retrieve and remove data from the top of the stack.

# MAIN CONTROL SIGNALS.

| Signal  | Effect when 0                                                        | Effect when 1                                                    |
|---------|----------------------------------------------------------------------|------------------------------------------------------------------|
| RegDs   | Destination register = Rs2                                           | Destination register = Rd                                        |
| RagWr   | No register is written                                               | Destination register (Rt or Rd) is written with the data on BusW |
| RagWr2  | No register is written                                               | Destination register (Rs1+1) is written with the data on BusW2   |
| ExtOp   | 16-bit immediate is zero-<br>extended                                | 16-bit immediate is sign-<br>extended                            |
| ALUSrc  | Second ALU operand is the value of register Rs2 that appears on BusB | Second ALU operand is the value of the extended 16-bit immediate |
| Mem_Wr  | Data Memory is NOT written<br>Data                                   | memory is written Memory[address] ← Data_in                      |
| Mem_Rd  | Data memory is NOT read<br>Data                                      | memory is read Data_out ← Memory[address]                        |
| WBdata  | BusW = ALU result                                                    | BusW = Data_out from<br>Memory                                   |
| PushSig | No data is pushed to Stack                                           | Data(RD or pc+1) is pushed to Stack                              |
| PopSig  | No data is popped from the stack                                     | Data(RD of NextPC)is popped from the stack                       |
| StackOp | Takes data from BusB                                                 | Takes data from NextPC                                           |

Table 2-1 Main control signals.

# MAIN CONTROL TRUTH TABLE.

| Opcode | RegSrc         | RegWr | RegWr2 | ExtOp       | ALUS<br>rc  | Mem_<br>Rd | Mem_Wr | WB_data | PushSig | PopSig |
|--------|----------------|-------|--------|-------------|-------------|------------|--------|---------|---------|--------|
| R-type | 1 <b>→</b> Rd  | 1     | 0      | X           | 0           | 0          | 0      | 0 = ALU | X       | X      |
| ANDI   | 0 <b>→</b> Rs2 | 1     | 0      | 0 →<br>zero | 1 → imm     | 0          | 0      | 0 = ALU | X       | X      |
| ADDI   | 0 <b>→</b> Rs2 | 1     | 0      | 1 →<br>sign | 1 →<br>imm  | 0          | 0      | 0 = ALU | X       | X      |
| LW     | 0 <b>→</b> Rs2 | 1     | 0      | 1 → sign    | 1 →<br>imm  | 1          | 0      | 1 = Mem | X       | X      |
| LW.POI | 0 <b>→</b> Rs2 | 1     | 1      | 1 → sign    | 1 →<br>imm  | 1          | 0      | 1 = Mem | X       | X      |
| SW     | X              | 0     | 0      | 1 → sign    | 1 →<br>imm  | 0          | 1      | X       | X       | X      |
| BGT    | X              | 0     | 0      | 1 → sign    | 0 →<br>BusB | 0          | 0      | X       | X       | X      |
| BLT    | X              | 0     | 0      | 1 →<br>sign | 0 →<br>BusB | 0          | 0      | X       | X       | X      |
| BEQ    | X              | 1     | 0      | 1 → sign    | 0 →<br>BusB | 0          | 0      | X       | X       | X      |
| BNQ    | X              | 1     | 0      | 1 → sign    | 0 →<br>BusB | 0          | 0      | X       | X       | X      |
| JMP    | X              | X     | 0      | X           | X           | 0          | 0      | X       | X       | Х      |
| CALL   | X              | X     | 0      | X           | X           | 0          | 0      | X       | 1       | 0      |
| RET    | X              | X     | 0      | X           | X           | 0          | 0      | X       | 0       | 1      |
| PUSH   | X              | 1     | 0      | X           | X           | 0          | 0      | X       | 1       | 0      |
| POP    | 1              | X     | 0      | X           | X           | 0          | 0      | X       | 0       | 1      |

Table 2-2 Main Control Truth Table.

# LOGIC EQUATIONS FOR MAIN CONTROL.

$$RegSrc = R-type + POP$$

-\_\_\_\_

$$RegWr = SW + BGT + BLT$$

RegWr2 = LW.POI

\_\_\_\_\_

ExtOp = ANDI

ALUSrc = ANDI + ADDI + LW + LW.POI + SW

 $Mem_Rd = LW + LW.POI$ 

 $Mem\_Wr = SW$ 

 $WB_{data} = LW + LW.POI$ 

PushSig = CALL + PUSH

PopSig = RET + POP

**29 |** Page

#### MAIN CONTROL MODULE.

```
module main_control(op_code, reg_des, reg_w1, reg_w2, est_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, sp, mext_sp, StackOp);
input [31:0] sp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop, StackOp;
output reg_reg_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_push, sig_pop, sp, mext_sp, StackOp;
output reg_g_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig_push, sig_pop, sp, mext_sp, StackOp;
output reg_g_des, reg_w1, reg_w2, ext_op_alu_src, mem_red, mem_wr, wb_data, sig_push, sig
```

Figure 2-20 Main control code.

#### ♣ PC control signals.

#### DESCRIPTION.

- o PC\_Src: Given the existence of multiple potential values for the next program counter (PC) value, a signal is required to designate the chosen value. The available options include PC+1, branch instructions (BGT, BLT, BEQ, BNE), jump instructions (JMP, CALL), and return (RET).
  - PC+1: Since the memory cell in our implementation is 32 bits wide, each instruction is stored in one memory cell. Consequently, after fetching it, the program counter (PC) value must be incremented by 1.
  - (BGT, BLT, BEQ, and BNE): It will serve as the next program counter (PC) value for the BRANCH instructions in the event that the branch is taken.
  - JMP, CALL: It will represent the subsequent program counter (PC) value in J-Type instructions.
  - RET: The PC source will be set to the value at the top of the stack.
- Flags: Zero, negative and Overflow.
   The status of zero, overflow, and negative flags in conditional branch instructions (BNE, BEQ, BGT, BLT) is typically influenced by the comparison or operation that precedes the branch
  - BNE (Branch if Not Equal):

Zero Flag: Set to 0 when operands are not equal. Overflow Flag: Its status may not be directly affected. Negative Flag: Its status may not be directly affected.

- BEQ (Branch if Equal):

Zero Flag: Set to 1 if the operands are equal. Overflow Flag: Its status may not be directly affected. Negative Flag: Its status may not be directly affected.

BGT (Branch if Greater Than):

Zero Flag: Set to 0 if the result of the comparison is greater than zero. Overflow Flag: Set to 1.

Negative Flag: Set to 0 if the result is positive.

- BLT (Branch if Less Than):

Zero Flag: Set to 0 if the result of the comparison is less than zero.

Overflow Flag: Set t0 0.

Negative Flag: Set to 1 if the result is negative.

# PC CONTROL SIGNALS.

| Signal | value | Effect                        |
|--------|-------|-------------------------------|
| PcSrc  | 00    | NextPC = PC +1                |
|        | 01    | NextPC = pc[31:26] + offset26 |
|        | 10    | NextPC = pc + signEXT(imm16)  |
|        | 11    | NextPC = Top of the stack     |

Table 2-3 PC control signals.

# PC CONTROL TRUTH TABLE.

| Opcode | Zero flag | Over flow flag | Negative flag | PC_Src |
|--------|-----------|----------------|---------------|--------|
| R type | X         | X              | X             | 0      |
| JMP    | X         | X              | X             | 1      |
| CALL   | X         | X              | X             | 1      |
| RET    | X         | X              | X             | 3      |
| BGT    | 1         | X              | X             | 0      |
| BGT    | 0         | 1              | X             | 2      |
| BGT    | 0         | 0              | 1             | 0      |
| BLT    | 1         | Х              | X             | 0      |
| BLT    | 0         | 1              | X             | 0      |
| BLT    | 0         | 0              | 1             | 2      |
| BNE    | 0         | Х              | X             | 2      |
| BNE    | 1         | Х              | X             | 0      |
| BEQ    | 0         | Х              | X             | 0      |

Table 2-4 PC Control Truth Table.

#### LOGIC EQUATIONS FOR PC CONTROL.

#### PC CONTROL CODE.

```
odule pc_control(op_code,zero_flag,neg_flag,overflow_flag,pc_src);
            input [5:0] op_code;
            input zero_flag,neg_flag,overflow_flag;
           output reg [1:0] pc_src;
wire [5:0] BGT,BLT,BNE,BEQ,JMP,CALL,RET;
           assign RET = 6'b001110;
assign JMP = 6'b001100;
           assign CALL = 6'b001101;
           assign BGT = 6'b001000;
           assign BLT = 6'b001001;
           assign BEQ = 6'b001010;
           assign BNE = 6'b001011;
13
14
15
16
17
           always @(*)begin
   if (op_code == RET ) begin
                     pc_src =2'b11;
18
           else if( (op_code == JMP) ||(op_code == CALL)) begin
20
            end
           else if( ((op_code == BGT) && (overflow_flag == 1) && (zero_flag ==\theta))
                ||((op_code == BLT) && (overflow_flag== 0) && (zero_flag ==0) && (neg_flag ==1))
|| ((op_code == BNE) &&(zero_flag ==0))
||((op_code == BEQ) &&(zero_flag ==1)))begin
24
25
26
27
28
                pc_src =2'b10;
end
29
30
                begin
                pc_src =2'b00;
33
34
35
36
           end
      endmodule
```

Figure 2-21 PC control code.

# 3. Simulation and Testing.

The test bench for the main module: RTL.

```
odule tb_main_control;
reg [5:0] op_code;
// Outputs
reg reg_des, reg_w1, reg_w2, ext_op, alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop ,StackOp,next_sp,sp;
// Instantiate the main_control module
main control uut (
  .op_code(op_code),
.reg_des(reg_des),
  .reg_w1(reg_w1),
.reg_w2(reg_w2),
  .ext_op(ext_op),
.alu_src(alu_src),
   .mem_red(mem_red),
.mem_wr(mem_wr),
.wb_data(wb_data),
   .sig_push(sig_push),
   .sig pop(sig pop),
    .StackOp(StackOp),
    .next_sp(next_sp),
    .sp(sp)
// Clock generation
// No clock is needed for this combinational module end
// Test cases
initial begin
// Test Case 1
op_code = 6'b000011; // Some value for AND
  $display("reg_des=\b, reg_wl=\b, reg_w2=\b, ext_op=\b, alu_src=\b, mem_wr=\b, wb_data=\b, sig_push=\b, sig_pop=\b", reg_des, reg_w1, reg_w2, ext_op, alu_src, mem_wr, wb_data, sig_push, sig_pop);

// Test Case 2
   op_code = 6'b000111; // Some value for SW
   #10;
$display("Test Case 2 Results:");
$display("Test Case 2 Results:");
$display("reg_des=%b, reg_w1=%b, reg_w2=%b, ext_op=%b, alu_src=%b, mem_red=%b, mem_wr=%b, wb_data=%b, sig_push=%b, sig_pop=%b", reg_des, reg_w1, reg_w2, ext_op, alu_src, mem_red, mem_wr, wb_data, sig_push, sig_pop);
   $stop;
```

# 4. Teamwork.

Each team member contributed equally to all aspects of the project, collaborating on tasks spanning design, implementation, simulation, testing, report writing, and project presentation.

# 5. Conclusion.

Developing a multi-cycle system calls for a high degree of precision and accuracy, entailing the integration of a significant multitude of components.

# 6. References.

- [1] [Online]: <a href="https://www.arm.com/glossary/risc">https://www.arm.com/glossary/risc</a> [Accessed 25 1 2024].
- [2] [Online]: <a href="https://en.wikipedia.org/wiki/Multi-cycle\_processor">https://en.wikipedia.org/wiki/Multi-cycle\_processor</a> [Accessed 25 1 2024].
- [3] [Online]: <a href="https://stackoverflow.com/questions/56398029/single-processor-systems-vs-multi-processor-systems">https://stackoverflow.com/questions/56398029/single-processor-systems-vs-multi-processor-systems-vs-systems#:~:text=But%20multi%20processors%20contains%20two,processors%20can%20perform%20different%20tasks.&text=A%20Single%20processor%20contains%20only%20one%20process [Accessed 25 1 2024].</a>
- [4] [Online]: <a href="https://www.geeksforgeeks.org/differences-between-multiple-cycle-datapath-and-pipeline-datapath/">https://www.geeksforgeeks.org/differences-between-multiple-cycle-datapath-and-pipeline-datapath/</a> [Accessed 25 1 2024].