# AN6912, AN69125

## **Quadruple Comparators**

#### **■** Outline

The AN6912 and the AN6912S are quadruple (voltage) comparators with wide range of operating supply voltages.

#### Features

 Wide range of supply voltage Single supply : 2~36V
 Dual supply : ±1~±18V

• Low circuit current : 0.8mA typ.

• Wide range of common-mode input voltage  $0V \sim V_{cc} - 1.5V$  (single supply)

Open collector output



### ■ Schematic Diagram



**Panasonic** 



### ■ Absolute Maximum Ratings $(Ta=25^{\circ}C)$

|                               | Item                       | Symbol                      | Rating          | Unit   |
|-------------------------------|----------------------------|-----------------------------|-----------------|--------|
| Voltage                       | Supply Voltage             | $V_{cc}$                    | 36              | V      |
|                               | Common-Mode Input Voltage  | V <sub>ICM</sub>            | $-0.3 \sim +36$ | V      |
|                               | Differential Input Voltage | $V_{\scriptscriptstyle 1D}$ | 36              | V      |
| Power Dissipation             | AN6912                     | D                           | 570             | mW     |
|                               | AN6912S                    | $P_{D}$                     | 380             | 111 VV |
| Operating Ambient Temperature |                            | Topr                        | $-20 \sim +75$  | °C     |
| Storage Temperature           | AN6912                     | T                           | $-55 \sim +150$ | င      |
|                               | AN6912S                    | $T_{ m stg}$                | $-55 \sim +125$ |        |

# ■ Electrical Characteristics $(V_{cc}=5V, Ta=25\pm2^{\circ}C)$

| Item                            | Symbol                 | Test<br>Circuit | Condition                                          | min. | typ. | max.         | Unit |
|---------------------------------|------------------------|-----------------|----------------------------------------------------|------|------|--------------|------|
| Input Offset Voltage            | V <sub>I(offset)</sub> | 1               |                                                    |      | 2    | 5            | mV   |
| Input Offset Current            | I <sub>10</sub>        | 1               |                                                    |      |      | 50           | nA   |
| Input Bias Current              | IBias                  | 1               |                                                    |      |      | 250          | nA   |
| Voltage Gain                    | Gv                     | 1               | $R_L = 15k\Omega$                                  |      | 200  |              | V/mV |
| Common-Mode Input Voltage Range | V <sub>cм</sub>        | 2               |                                                    | 0    |      | $V_{cc}-1.5$ | V    |
| Supply Current                  | $I_{cc}$               | 3               | $R_L = \infty$                                     |      | 0.8  | 2            | mA   |
| Response Time                   | t <sub>r</sub>         | 4               | $R_L = 5.1 k\Omega, V_{RL} = 5V$                   |      | 1.3  |              | μs   |
| Output Sink Current             | Isink                  | 5               | $R_{REF} = 0V, V_1 = 1V, V_0 \le 1.5V$             | 6    |      | I            | mA   |
| Low-Level Output Voltage        | Vol                    | 6               | $V_{REF} = 0V$ , $V_{t} = 1V$ , $I_{(SINK)} = 3mA$ |      | 0.2  | 0.4          | V    |
| Output Terminal Leakage Current | I <sub>O(Leak)</sub>   | 7               | $V_1 = 0V, V_{REF} = 1V, V_0 = 5V$                 |      | 0.1  |              | nA   |

### Test Circuit 1 (V<sub>I(offset)</sub>, I<sub>IO</sub>, I<sub>Bias</sub>, G<sub>V</sub>)



\*Capacitors for the prevention of oscillation and bipolar should be used  $\ensuremath{(NP)}$  .

### Test Circuit 3 (I<sub>CC</sub>)









Input Voltage  $V_{IN}$  (mV), Output Voltage  $V_0$  (V) of  $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$   $\frac{1}{2}$ 1.5 Time t (µs)



**Panasonic** 

### ■ Block Diagram



### ■ Pin

| Pin No. | Pin Name                  |
|---------|---------------------------|
| 1       | Ch. 2 Output              |
| 2       | Ch. 1 Output              |
| 3       | V <sub>cc</sub>           |
| 4       | Ch. 1 Inverting Input     |
| 5       | Ch. 1 Non Inverting Input |
| 6       | Ch. 2 Inverting Input     |
| 7       | Ch. 2 Non Inverting Input |
| 8       | Ch. 3 Inverting Input     |
| 9       | Ch. 3 Non Inverting Input |
| 10      | Ch. 4 Inverting Input     |
| 11      | Ch. 4 Non Inverting Input |
| 12      | $GND(V_{EE})$             |
| 13      | Ch. 4 Output              |
| 14      | Ch. 3 Output              |