

# **A20 DMA** 开发说明

V1.0

2013-03-15



# **Revision History**

| Version | Date       | Changes compared to previous issue |     |
|---------|------------|------------------------------------|-----|
| v1.0    | 2013-03-15 | 初建版本                               |     |
|         |            |                                    |     |
|         |            |                                    |     |
|         |            |                                    | 6/7 |



### 景目

| 1. | 概述                        |    |
|----|---------------------------|----|
|    | 1.1. 编写目的                 |    |
|    | 1.2. 适用范围                 | 5  |
|    | 1.3. 相关人员                 |    |
| 2. | 模块介绍                      |    |
|    | 2.1. 模块功能介绍               |    |
|    | 2.2. 相关术语介绍               | 6  |
|    | 2.2.1. DMA                | 6  |
|    | 2.2.2. 描述符(des)           | 6  |
|    | 2.2.3. 散列传输               | 6  |
|    | 2.3. 模块配置介绍               |    |
|    | 2.4. 源码结构介绍               | 6  |
| 3. | 模块体系结构描述                  | 7  |
|    | 3   DMA 邬幻架构图             | /  |
|    | 3.2 DMA 软件状态              | 7  |
| 4. | 模块数据结构描述                  | 9  |
|    | 4.1. dma_channel_t        | 9  |
|    | 4.2. cofig_des_t          | 9  |
|    | 4.3 des item              | 10 |
|    | 4.4. chan_state_e         | 10 |
|    | 4.5. dma_cb_t             |    |
|    | 4.6. dma_op_type_e        |    |
| 5. | 模块接口描述                    |    |
|    | 5.1. sw_dma_request       |    |
|    | 5.2. sw_dma_release       | 12 |
|    | 5.3. sw_dma_ctl           |    |
|    | 5.4. sw_dma_config        | 13 |
|    | 5.5. sw_dma_enqueue       | 13 |
|    | 5.6. sw_dma_getposition   |    |
|    | 5.7. sw_dma_dump_chan     |    |
| 6. | 模块开发 DEMO                 |    |
|    | 6.1. DMA 使用流程图            |    |
|    | 6.2. demo 程序              |    |
|    | 6.2.1. test_case_normal.c |    |
|    | 6.2.2. test_case_normal.h |    |
|    | 6.2.3. sun7i_dma_test.h   |    |
|    | 6.2.4. sun7i_dma_test.c   |    |
|    | Android 系统支持              |    |
| 8. | 模块调试                      |    |
|    | 8.1. menuconfig 的配置       | 32 |



|    | 8.2          | 测试用例选择                                  | <br>32 |
|----|--------------|-----------------------------------------|--------|
|    |              | *************************************** | _      |
|    | 8.3.         | 测试操作步骤                                  | <br>33 |
| Ω  | 当 <i>4</i> 士 |                                         | 2/     |
| 9. | 心细           |                                         | <br>34 |
| 10 | Decla        | aration                                 | <br>35 |



# 1. 概述

### 1.1. 编写目的

介绍 DMA 模块使用方法。

### 1.2. 适用范围

适用于 A20 平台.

### 1.3. 相关人员

DMA 开发人员。





### 2. 模块介绍

### 2.1. 模块功能介绍

dma 即 Direct Memory Access(直接内存存取),指数据不经 cpu,直接在设备和内存,内存和内存,设备和设备之间传输.使用 DMA 可以减少 cpu 负担,cpu 可用于忙别的活,传输速度也比 cpu 搬运高得多.

A20 许多模块内置了 DMA, 比如 sd, usb ehci, nand 等, 目前只用两个模块用到 DMA 驱动, 一是 usb otg, 二是 audio codec. 当然用户可根据需要使用 DMA 驱动.

A20 DMA 模块包含 16 个独立通道, 分别有 8 个 dedicate 通道和 8 个 normal 通道.

### 2.2. 相关术语介绍

#### 2.2.1. DMA

Direct Memory Access, 即直接内存存取, 指数据不经 cpu, 直接在设备和内存, 内存和内存, 设备和设备之间传输.

#### 2.2.2. 描述符(des)

指能被 DMA 硬件解析的一段内存区域, 其数据按一定的格式组织, 包含源地址, 目的地址, 传输的数据长度等.

#### 2.2.3. 散列传输

指只用启动 DMA 一次, 就将多笔数据传完, 即一次启动, 批量传输.

软件上的散列传输,指前一笔数据传完后,由 DMA 驱动自动启动下一笔传输,硬件上还是每次传输一笔;

硬件上的散列传输,指硬件一次性将多笔传完,硬件能自动解析下一个数据块信息,这需要数据块描述符按一定的格式排布.

### 2.3. 模块配置介绍

无.

### 2.4. 源码结构介绍

DMA 驱动代码在\linux-3.3\arch\arm\mach-sun7i\dma 下:

DMA 导出接口在\linux-3.3\arch\arm\mach-sun7i\include\mach\下:

- 6 -



### 3. 模块体系结构描述

### 3.1. DMA 驱动架构图



- (1) 应用程序 app 发起数据请求. 比如 audio 程序播放一段音乐.
- (2) 内核层对应驱动响应应用层请求,调用 DMA 模块 API 进行数据传输. 比如 alsa 驱动.
- (3) DMA 软件模块根据数据请求设置 DMA 硬件.
- (4) DMA 硬件完成数据的实际传输.

#### DMA 驱动内部组织:

(1) Dma.c: dma 模块初始化, dma 中断处理.

(2) Dma\_core.c: 核心实现

(3) Dma interface.c: 导出接口

(4) Dma csp.c: dma 硬件操作函数.

### 3.2. DMA 软件状态



定义了三种软件状态:

(1) idle: 描述 DMA 硬件空闲的状态.



(2) running: 描述 DMA 正在传输的状态. (3) done: 描述所有 buffer 传完的状态.





### 4. 模块数据结构描述

### 4.1. dma\_channel\_t

DMA 通道信息,即申请 DMA 得到的句柄.

```
struct dma channel t {
   u32
           used;
                       /* 1 used, 0 unuse */
    u32
           id;
                       /* channel id, 0~15 */
               owner[MAX_OWNER_NAME_LEN];
                                                      /* dma chnnnel owner
    char
name */
    u32
           reg base; /* regs base addr */
           bconti mode; /* cotinue mode */
   u32
               irq_spt; /* channel irq supprot type, used for irq handler only
    u32
enabled then can call irq callback */
    struct dma cb t
                                      /* half done call back func */
                           hd cb;
                                      /* full done call back func */
    struct dma cb t
                           fd cb;
                                     /* queue done call back func */
    struct dma cb t
                           qd cb;
                                      /* dma operation call back func */
    struct dma_op_cb_t
                           op_cb;
    struct des_save_info_t des_info_save; /* save the prev buf para, used by
sw dma enqueue */
    enum dma_work_mode_e work_mode;
    union dma chan sta ustate;
                                      /* channel state for chain/single mode
*/
                               /* dma channel lock */
   spinlock t
                   lock;
     * for chain mode only
     */
                       cur_list;/* buf list which is being tranferring */
    struct list head
    struct list head
                       next list; /* buf list bkup for next tranfer */
     * for single mode only
                   *pcur des; /* cur buffer which is transferring */
    des item
                       buf list head;
    struct list head
```

### 4.2. cofig\_des\_t

dma 配置描述符结构.

struct cofig des t {



```
/* dma configuration reg */
u32
       cofig;
u32
       saddr;
                       /* dma src phys addr reg */
                       /* dma dst phys addr reg */
u32
       daddr:
u32
       bcnt;
                   /* dma byte cnt reg */
                       /* dma param reg */
u32
       param;
                               /* next descriptor address */
struct cofig des t *pnext;
```

### 4.3. des\_item

描述符管理单元.

### 4.4. chan\_state\_e

DMA 通道状态.

```
typedef enum {
    CHAN_STA_IDLE, /* maybe before start or after stop */
    CHAN_STA_RUNING, /* transferring */
    CHAN_STA_LAST_DONE /* the last buffer has done, in this state, sw_dma_enqueue will start dma */
}chan_state_e;
```

### 4.5. dma\_cb\_t

dma half/full/queue done 回调函数.

```
typedef u32 (* dma_cb)(dm_hdl_t dma_hdl, void *parg, enum dma_cb_cause_e cause);

struct dma_cb_t {
   dma_cb func; /* 函数指针 */
   void *parg; /* func 的参数 */
};
```

### 4.6. dma\_op\_type\_e

dma 操作类型.

A20 DMA 开发说明 - 10 -



```
enum dma_op_type_e {
   DMA OP START,
                               /* start dma */
   DMA_OP_PAUSE,
                               /* pause transferring */
   DMA OP RESUME,
                           /* resume transferring */
   DMA_OP_STOP,
                           /* stop dma */
   DMA OP GET STATUS,
                                  /* get channel status: idle/busy */
   DMA_OP_GET_CUR_SRC_ADDR,
                                      /* get current src address */
   DMA_OP_GET_CUR_DST_ADDR,
                                      /* get current dst address */
   DMA_OP_GET_BYTECNT_LEFT,
                                      /* get byte cnt left */
                               /* set operation callback */
   DMA OP SET OP CB,
                               /* set half done callback */
   DMA_OP_SET_HD_CB,
   DMA_OP_SET_FD_CB,
                               /* set full done callback */
   DMA_OP_SET_QD_CB,
                               /* set queue done callback */
```



### 5. 模块接口描述

### 5.1. sw\_dma\_request

原型: dm\_hdl\_t sw\_dma\_request(char \* name, enum dma\_work\_mode\_e work mode);

功能:申请 dma 通道.

参数:

name: dma 通道名,由调用者取,可以为 NULL,但不能与已有的冲突.

work\_mode: dma 工作模式, DMA\_WORK\_MODE\_CHAIN 表示 chain 模式, DMA\_WORK\_MODE\_SINGLE 表示 single 模式, 其他值无效. 一般用 single 模式.

返回: 成功返回句柄, 失败返回 NULL.

### 5.2. sw\_dma\_release

原型: u32 sw\_dma\_release(dm\_hdl\_t dma\_hdl);

功能:释放 dma 通道

参数:

dma hdl: dma 通道句柄

返回:成功返回0,失败返回出错的行号.

#### 5.3. sw\_dma\_ctl

原型: u32 sw\_dma\_ctl(dm\_hdl\_t dma\_hdl, enum dma\_op\_type\_e op, void \*parg); 功能: dma 控制函数, 用于启动 dma, 停止 dma, 获取数据传输状态, 设置回调函数等.

参数:

dma hdl: dma 通道句柄

op: 操作类型

A20 DMA 开发说明



```
DMA_OP_GET_CUR_DST_ADDR, /* get current dst address */
DMA_OP_GET_BYTECNT_LEFT, /* get byte cnt left */

DMA_OP_SET_OP_CB, /* set operation callback */
DMA_OP_SET_HD_CB, /* set half done callback */
DMA_OP_SET_FD_CB, /* set full done callback */
DMA_OP_SET_QD_CB, /* set queue done callback */
};
```

parg: 操作所带参数, 不同 op 参数意义不同

返回:成功返回0,失败返回出错的行号.

#### 5.4. sw dma config

原型: u32 sw\_dma\_config(dm\_hdl\_t dma\_hdl, dma\_config\_t \*pcfg, dma enque phase e phase);

功能: 用于启动 dma 之前, 配置 dma 硬件参数, 添加第一个 buffer.

参数:

dma\_hdl: dma 通道句柄 pcfg: buffer 配置信息

phase: 添加 buffer 的阶段. 该参数现无意义,请固定设成

ENQUE\_PHASE\_NORMAL.

返回: 成功返回 0, 失败返回出错的行号.

### 5.5. sw\_dma\_enqueue

原型: u32 sw\_dma\_enqueue(dm\_hdl\_t dma\_hdl, u32 src\_addr, u32 dst\_addr, u32 byte cnt, dma enque phase e phase);

功能:添加 buffer 到队列.

参数:

dma\_hdl: dma 通道句柄

A20 DMA 开发说明 - 13 -



src\_addr: 源物理地址 dst\_addr: 源物理地址 byte\_cnt: 传输字节数

phase: 传输阶段. 该参数现无意义, 请固定设成 ENQUE\_PHASE\_NORMAL.

返回:成功返回0,失败返回出错的行号.

### 5.6. sw\_dma\_getposition

原型: int sw\_dma\_getposition(dm\_hdl\_t dma\_hdl, u32 \*pSrc, u32 \*pDst);

功能: 获取当前传输位置信息. 注: 仅音频模块(spdif/i2s/hdmi audio/pcm)用到, 其他模块别用.

#### 参数:

dma\_hdl: dma 通道句柄

pSrc: 存放获取的 src addr 寄存器值 pDst: 存放获取的 dst addr 寄存器值 返回: 成功返回 0, 失败返回出错的行号.

### 5.7. sw\_dma\_dump\_chan

原型: void sw\_dma\_dump\_chan(dm\_hdl\_t dma\_hdl);

功能: 打印通道信息函数. 用于调试.

参数:

dma hdl: dma 通道句柄

返回: 无.

A20 DMA 开发说明 - 14 -



### 6. 模块开发 DEMO

### **6.1. DMA** 使用流程图



- 1) 申请 dma 通道.
- 2) 设置回调函数: hd\_cb(des 队列中某个 buffer 传输一半时回调), fd\_cb(des 队列中某个 buffer 传输完时回调), qd cb(des 队列中所有 buffer 传输完时回调)
- 3) 配置 dma 参数,如 src drq type(源地址类型), burst length(burst 长度);添加第一个buffer.
- 4) 若有新 buffer 加进来, 则添加.
- 5) 启动 dma.
- 6) 若有新 buffer 加进来, 则添加.
- 7) 等待 buffer 传输完成. 或直接 stop(根据需要).
- 8) 停止 dma.
- 9) 释放 dma 通道.

### 6.2. demo 程序

#### 6.2.1. test case normal.c

#include "sun7i\_dma\_test.h"

/\* src/dst start address \*/
static u32 g\_src\_addr = 0, g\_dst\_addr = 0;

A20 DMA 开发说明 - 15 -

```
/* cur buf index */
static atomic t g acur cnt = ATOMIC INIT(0);
 * cb fd normal - full done callback for case DTC NORMAL
 * @dma hdl: dma handle
 * @parg: args registerd with cb function
 * Returns 0 if sucess, the err line number if failed.
 */
void cb fd normal(dma hdl t dma hdl, void *parg)
   u32
          uret = 0;
   u32ucur saddr = 0, ucur daddr = 0;
   u32uloop_cnt = TOTAL_LEN_NORMAL / ONE_LEN_NORMAL;
   u32
          ucur cnt = 0;
   pr_info("%s: called!\n", __func__);
   /* enqueue if not done */
   ucur cnt = atomic add return(1, &g acur cnt);
   if(ucur cnt < uloop cnt) {
       printk("%s, line %d\n", __func__, __LINE__);
       /* NOTE: fatal err, when read here, g_acur_cnt has changed by other
place, 2012-12-2 */
       //ucur saddr
                     = g src addr + atomic read(&g acur cnt)
ONE LEN NORMAL;
       ucur saddr = g src addr + ucur cnt * ONE LEN NORMAL;
       ucur_daddr = g_dst_addr + ucur_cnt * ONE_LEN_NORMAL;
                  sw dma enqueue(dma hdl, ucur saddr, ucur daddr,
       if(0 !=
ONE LEN NORMAL))
         printk("%s err, line %d\n", __func__, __LINE__);
   } else { /* buf enqueue complete */
       printk("%s, line %d\n", __func__, __LINE__);
       //sw dma dump chan(dma hdl); /* for debug */
       /* maybe it's the last irg */
       atomic set(&g adma done, 1);
       wake_up_interruptible(&g_dtc_queue[DTC_NORMAL]);
   }
   if(0 != uret)
```

```
pr err("%s err, line %d!\n", func , uret);
}
 * cb hd normal - half done callback for case DTC NORMAL
 * @dma hdl: dma handle
 * @parg: args registerd with cb function
 * Returns 0 if sucess, the err line number if failed.
 */
void cb hd normal(dma hdl t dma hdl, void *parg)
   u32
           uret = 0;
   u32ucur saddr = 0, ucur daddr = 0;
   u32uloop_cnt = TOTAL_LEN_NORMAL / ONE_LEN_NORMAL;
   u32
           ucur cnt = 0;
   pr_info("%s: called!\n", __func__);
   /* enqueue if not done */
   ucur cnt = atomic add return(1, &g acur cnt);
   if(ucur cnt < uloop cnt) {
       printk("%s, line %d\n", __func__, __LINE__);
       /* NOTE: fatal err, when read here, g_acur_cnt has changed by other
place, 2012-12-2 */
       //ucur saddr = g src addr + atomic read(&g acur cnt)
ONE LEN NORMAL;
       ucur saddr = g src addr + ucur cnt * ONE LEN NORMAL;
       ucur_daddr = g_dst_addr + ucur_cnt * ONE_LEN_NORMAL;
                  sw dma enqueue(dma hdl, ucur saddr, ucur daddr,
       if(0 !=
ONE LEN NORMAL))
         printk("%s err, line %d\n", __func__, __LINE__);
   }
   if(0 != uret)
       pr_err("%s err, line %d!\n", __func__, uret);
}
    waitdone normal - wait dma transfer function for case DTC NORMAL
 * Returns 0 if sucess, the err line number if failed.
```

- 17 -

```
u32 waitdone normal(void)
   long
           ret = 0;
           timeout = 2 * HZ;
   long
   /* wait dma done */
   ret = wait_event_interruptible_timeout(g_dtc_queue[DTC_NORMAL], \
       atomic read(&g adma done)== 1, timeout);
   /* reset dma done flag to 0 */
   atomic set(&g adma done, 0);
   if(-ERESTARTSYS == ret) {
       pr_info("%s success!\n", __func__);
       return 0;
   } else if(0 == ret) {
       pr info("%s err, time out!\n", func
       return __LINE__;
   } else {
       pr_info("%s success with condition match, ret %d!\n", __func__,
(int)ret);
       return 0;
   }
}
u32 dtc normal(void)
{
           uret = 0/*, tmp = 0 */;
   u32
          *src_vaddr = NULL, *dst_vaddr = NULL;
   void
           src paddr = 0, dst paddr = 0;
   dma hdl t dma hdl = (dma hdl t)NULL;
   dma cb t done cb;
   dma config t dma config;
   pr_info("%s enter\n", __func__);
   /* prepare the buffer and data */
                     dma_alloc_coherent(NULL, TOTAL_LEN_NORMAL,
   src vaddr =
(dma_addr_t *)&src_paddr, GFP_KERNEL);
   if(NULL == src vaddr) {
       uret = __LINE__;
       goto end;
```

```
pr info("%s: src vaddr 0x\%08x, src paddr 0x\%08x\n",
                                                               func ,
(u32)src vaddr, src paddr);
   dst vaddr
                    dma alloc coherent(NULL, TOTAL LEN NORMAL,
(dma_addr_t *)&dst_paddr, GFP_KERNEL);
   if(NULL == dst vaddr) {
       uret = LINE ;
       goto end;
   pr info("%s: dst vaddr 0x\%08x, dst paddr 0x\%08x\n",
(u32)dst vaddr, dst paddr);
   /* init src buffer */
   get random bytes(src vaddr, TOTAL LEN NORMAL);
   memset(dst_vaddr, 0x54, TOTAL_LEN_NORMAL);
   /* init loop para */
   atomic_set(&g_acur_cnt, 0);
   g_src_addr = src_paddr;
   g_dst_addr = dst_paddr;
   /* request dma channel */
   dma hdl = sw dma request("m2m dma", CHAN NORAML);
   if(NULL == dma hdl) {
       uret = __LINE__;
       goto end;
   pr info("%s: sw dma request success, dma hdl 0x%08x\n", func ,
(u32)dma_hdl);
   /* set full done callback */
   done_cb.func = __cb_fd_normal;
   done cb.parg = NULL;
   if(0 != sw_dma_ctl(dma_hdl, DMA_OP_SET_FD_CB, (void *)&done_cb)) {
       uret = LINE ;
       goto end;
   pr info("%s: set fulldone cb success\n", func );
   /* set half done callback */
   done cb.func = cb hd normal;
   done cb.parg = NULL;
   if(0 != sw_dma_ctl(dma_hdl, DMA_OP_SET_HD_CB, (void *)&done_cb)) {
```

```
uret = LINE ;
       goto end;
   }
   pr info("%s: set halfdone cb success\n", func );
   /* config para */
   memset(&dma config, 0, sizeof(dma config));
   dma config.xfer type.src data width = DATA WIDTH 32BIT;
   dma config.xfer type.src bst len = DATA BRST 4;
   dma config.xfer type.dst data width = DATA WIDTH 32BIT;
   dma config.xfer type.dst bst len = DATA BRST 4;
   dma config.address type.src addr mode =
NDMA ADDR INCREMENT;
   dma config.address type.dst addr mode =
NDMA ADDR INCREMENT;
   dma_config.src_drq_type = N SRC SDRAM;
   dma config.dst drq type = N DST SDRAM;
   dma_config.bconti_mode
                               = false;
                            = CHAN_IRQ_HD | CHAN_IRQ_FD;
   dma_config.irq_spt
   if(0 != sw_dma_config(dma_hdl, &dma_config)) {
       uret = LINE ;
       goto end;
   pr info("%s: sw dma config success\n", func );
#if 0 /* add or not add, both ok, 2013-2-28 21:08 */
   /* set src/dst secu */
   tmp = SRC SECU DST SECU;
   if(0 != sw_dma_ctl(dma_hdl, DMA_OP_SET_SECURITY, &tmp)) {
       uret = LINE ;
       goto end;
   pr info("%s: DMA OP SET SECURITY success\n", func );
   /* set wait state, ndma only */
       u32 state = 0; /* 0~7, from spec */
       if(0 != sw dma ctl(dma hdl, DMA OP SET WAIT STATE, &state)) {
          uret = LINE ;
          goto end;
       pr info("%s: DMA OP SET WAIT STATE success\n", func
```

```
#endif
#if 0
   /* set para reg, ddma only */
       dma para t para;
       para.src blk sz
                         = 0;
       para.src wait cyc = 0;
       para.dst blk sz
                         = 0;
       para.dst wait cyc = 0;
       if(0 != sw_dma_ctl(dma_hdl, DMA_OP_SET_PARA_REG, &tmp)) {
           uret = __LINE__;
           goto end;
       pr info("%s: DMA OP SET PARA REG success\n", func );
#endif
   /* enqueue first buf */
          !=
                sw dma enqueue(dma hdl,
                                              g src addr,
                                                             g dst addr,
ONE LEN NORMAL)) {
       uret = LINE ;
       goto end;
   pr_info("%s: sw_dma_enqueue first buf success\n", __func__);
   /* dump chain */
   sw_dma_dump_chan(dma_hdl);
   /* start dma */
   if(0 != sw_dma_ctl(dma_hdl, DMA_OP_START, NULL)) {
       uret = LINE ;
       goto end;
   }
   /* enqueue other buffer, with callback enqueue simutanously */
       u32
              ucur_cnt = 0, ucur_saddr = 0, ucur_daddr = 0;
       u32uloop cnt = TOTAL LEN NORMAL / ONE LEN NORMAL;
       while((ucur cnt = atomic add_return(1, &g_acur_cnt)) < uloop_cnt) {</pre>
           ucur_saddr = g_src_addr + ucur_cnt * ONE_LEN_NORMAL;
```

```
ucur daddr = g dst addr + ucur cnt * ONE LEN NORMAL;
           if(0 != sw dma enqueue(dma hdl, ucur saddr, ucur daddr,
ONE LEN NORMAL))
              printk("%s err, line %d\n", func , LINE );
   }
   pr_info("%s, line %d\n", __func__, __LINE__);
   /* wait dma done */
   if(0 != __waitdone_normal()) {
       uret = LINE ;
       goto end;
   }
   pr_info("%s: __waitdone_normal sucess\n", __func__);
    * NOTE: must sleep here, becase when waitdone normal return, buffer
enqueue complete, but
    * data might not transfer complete, 2012-11-14
    */
   msleep(1200);
   /* check if data ok */
   if(0 == memcmp(src_vaddr, dst_vaddr, TOTAL_LEN_NORMAL))
       pr_info("%s: data check ok!\n", __func__);
   else {
       pr_err("%s: data check err!\n", __func__);
       uret = __LINE___; /* return err */
       goto end;
   }
   /* stop and release dma channel */
   if(0 != sw dma ctl(dma hdl, DMA OP STOP, NULL)) {
       uret = __LINE__;
       goto end;
   pr info("%s: sw dma stop success\n", func );
   if(0 != sw dma release(dma hdl)) {
       uret = __LINE__;
       goto end;
   dma_hdl = (dma_hdl_t)NULL;
```

```
pr info("%s: sw dma release success\n", func );
end:
    if(0 != uret)
       pr err("%s err, line %d!\n", func , uret); /* print err line */
    else
       pr info("%s, success!\n", func );
    /* stop and free dma channel, if need */
    if((dma hdl t)NULL!= dma hdl) {
       pr err("%s, stop and release dma handle now!\n", func
       if(0 != sw dma ctl(dma hdl, DMA OP STOP, NULL))
           pr_err("%s err, line %d!\n", __func__, __LINE__);
       if(0 != sw dma release(dma hdl))
           pr_err("%s err, line %d!\n", __func__, __LINE__);
   }
    pr_info("%s, line %d!\n", __func__, __LINE__)
   /* free dma memory */
    if(NULL != src vaddr)
                                     TOTAL LEN NORMAL,
       dma free coherent(NULL,
                                                                src vaddr,
src paddr);
   if(NULL != dst vaddr)
       dma free coherent(NULL,
                                     TOTAL LEN NORMAL,
                                                                dst vaddr,
dst paddr);
    pr info("%s, end!\n", func );
    return uret:
```

#### 6.2.2. test case normal.h

A20 DMA 开发说明 - 23 -



```
u32 __dtc_app_cb_eque(void);
u32 __dtc_case_enq_aftdone(void);
#endif /* __TEST_CASE_NORMAL */
```

#### 6.2.3. sun7i\_dma\_test.h

```
#ifndef SUN7I DMA TEST H
#define SUN7I DMA TEST H
#include linux/kernel.h>
#include linux/init.h>
#include linux/module.h>
#include linux/types.h>
#include linux/fcntl.h>
#include linux/qfp.h>
#include linux/interrupt.h>
#include linux/init.h>
#include linux/ioport.h>
#include ux/in.h>
#include linux/string.h>
#include linux/delay.h>
#include linux/errno.h>
#include linux/netdevice.h>
#include linux/etherdevice.h>
#include linux/skbuff.h>
#include linux/platform_device.h>
#include linux/dma-mapping.h>
#include linux/slab.h>
#include <asm/io.h>
#include <asm/pgtable.h>
#include <asm/dma.h>
#include linux/kthread.h>
#include linux/delay.h>
#include <asm/dma-mapping.h>
#include linux/wait.h>
#include linux/random.h>
#include <mach/dma.h>
```

A20 DMA 开发说明 - 24 -

```
#include "test case normal.h"
 * dma test case id
enum dma test case e {
   DTC NORMAL = 0,
                           /* case for normal channel */
   DTC NORMAL CONT MODE, /* case for normal channel continue
mode */
                       /* case for dedicate channel */
   DTC DEDICATE,
   DTC DEDICATE CONT MODE, /* case for dedicate channel continue
mode */
    * for dedicate below
    */
   DTC ENQ AFT DONE, /* enqueued buffer after dma last done, to see
if can cotinue auto start */
   DTC MANY ENQ,
                           /* many buffer enqueued, function test */
   DTC CMD STOP, /* stop when dma running */
   DTC M2M TWO THREAD,
                               /* two-thread run simutalously, pressure
test and memory leak test */
   DTC MAX
};
extern wait queue head t g dtc queue[];
extern atomic t g adma done;
#endif /* SUN7I DMA TEST H */
```

#### 6.2.4. sun7i dma test.c

```
#include "sun7i_dma_test.h"

/* wait dma done queue, used for wait dma done */
wait_queue_head_tg_dtc_queue[DTC_MAX];
atomic_t g_adma_done = ATOMIC_INIT(0); /* dma done flag */

const char *case_name[] = {
    "DTC_NORMAL",
    "DTC_NORMAL_CONT_MODE",
```

A20 DMA 开发说明 - 25 -

```
"DTC DEDICATE",
   "DTC DEDICATE_CONT_MODE",
   "DTC ENQ AFT DONE",
   "DTC MANY ENQ",
   "DTC CMD STOP",
   "DTC M2M TWO THREAD",
};
    dma test init waitqueue - init dma wait queue
static void dma test init waitqueue(void)
{
   u32i = (u32)DTC MAX;
   while(i--)
       init waitqueue head(&g dtc queue[i]);
}
static int dma_test_main(int id)
   enum dma test case e cur test = (enum dma test case e)id;
   u32 \text{ ret} = 0:
   switch(cur_test) {
   case DTC NORMAL:
       ret = __dtc_normal();
       break:
   case DTC_NORMAL_CONT_MODE:
       //ret = dtc normal conti();
       break;
   case DTC_DEDICATE:
       //ret = dtc dedicate();
       break;
   case DTC DEDICATE CONT MODE:
       //ret = __dtc_dedicate_conti();
       break;
   case DTC ENQ AFT DONE:
       //ret = __dtc_enq_aftdone();
       break;
   case DTC_MANY_ENQ:
      //ret = __dtc_many_enq();
```

```
break;
    case DTC CMD STOP:
        //ret = __dtc_stop();
        break;
    case DTC M2M TWO THREAD:
        //ret = __dtc_two_thread();
        break:
    default:
        ret = __LINE__;
        break;
    }
    if(0 == ret)
        printk("%s: test success!\n", __func__);
    else
        printk("%s: test failed!\n", func );
    return ret;
}
ssize_t test_store(struct class *class, struct class_attribute *attr,
            const char *buf, size_t size)
{
    int id = 0;
    /* get test id */
    if(strict strtoul(buf, 10, (long unsigned int *)&id)) {
        pr_err("%s: invalid string %s\n", __func__, buf);
        return -EINVAL;
    pr_info("%s: string %s, test case %s\n", __func__, buf, case_name[id]);
    if(0 != dma test main(id))
        pr err("%s: dma test main failed! id %d\n", func , id);
    else
        pr info("%s: dma test main success! id %d\n", func , id);
    return size;
}
ssize_t help_show(struct class *class, struct class_attribute *attr, char *buf)
{
    ssize_t cnt = 0;
```

A20 DMA 开发说明 - 27 -



```
cnt += sprintf(buf + cnt, "usage: echo id > test\n");
   cnt += sprintf(buf + cnt, "
                                id for case DTC NORMAL
                                                                        is
%d\n", (int)DTC NORMAL);
   cnt += sprintf(buf + cnt, "
                                 id for case DTC NORMAL CONT MODE
is %d\n", (int)DTC NORMAL CONT MODE);
   cnt += sprintf(buf + cnt, "
                                id for case DTC DEDICATE
                                                                        is
%d\n", (int)DTC DEDICATE);
   cnt += sprintf(buf + cnt, "
                                id for case DTC DEDICATE CONT MODE
is %d\n", (int)DTC DEDICATE CONT MODE);
   cnt += sprintf(buf + cnt, "
                                      id for case DTC_ENQ_AFT_DONE
is %d\n", (int)DTC ENQ AFT DONE);
   cnt += sprintf(buf + cnt, "
                                id for case DTC MANY ENQ
                                                                        is
%d\n", (int)DTC_MANY_ENQ);
   cnt += sprintf(buf + cnt, "
                                id for case DTC CMD STOP
                                                                        is
%d\n", (int)DTC CMD STOP);
   cnt += sprintf(buf + cnt, "
                                   id for case DTC M2M TWO THREAD
is %d\n", (int)DTC M2M TWO THREAD);
   cnt += sprintf(buf + cnt, "case description:\n");
   cnt += sprintf(buf + cnt, "
                                  DTC NORMAL:
                                                                 case for
normal channel\n");
   cnt += sprintf(buf + cnt, "
                                DTC NORMAL CONT MODE:
                                                                  case for
normal channel continue mode\n");
   cnt += sprintf(buf + cnt, "
                                  DTC DEDICATE:
                                                                 case for
dedicate channel\n");
   cnt += sprintf(buf + cnt, "
                                  DTC_DEDICATE_CONT_MODE: case for
dedicate channel continue mode\n");
   cnt += sprintf(buf + cnt, "
                              below is for dedicate:\n");
   cnt += sprintf(buf + cnt, "
                                 DTC ENQ AFT DONE:
                                                                enqueued
buffer after dma last done, to see if can cotinue auto start\n");
   cnt += sprintf(buf + cnt, "
                                DTC MANY ENQ:
                                                              many buffer
enqueued, function test\n");
   cnt += sprintf(buf + cnt, "
                                 DTC CMD STOP:
                                                               stop when
dma running\n");
   cnt += sprintf(buf + cnt,
                                              DTC_M2M_TWO_THREAD:
two-thread run simutalously, pressure test and memory leak test\n");
   return cnt;
}
static struct class_attribute dma_test_class_attrs[] = {
      ATTR(test, 0220, NULL, test store), /* not 222, for CTS, other group
cannot have write permission, 2013-1-11 */
     ATTR(help, 0444, help show, NULL),
```

A20 DMA 开发说明 - 28 -

```
ATTR NULL,
};
static struct class dma test class = {
               = "sunxi dma test",
    .name
               = THIS MODULE,
    .owner
    .class attrs = dma test class attrs,
};
static int __init sw_dma_test_init(void)
   int status;
   pr_info("%s enter\n", __func__);
   /* init dma wait queue */
    dma test init waitqueue();
   /* register sys class */
   status = class_register(&dma_test_class);
    if(status < 0)
       pr info("%s err, status %d\n", func , status);
    else
       pr_info("%s success\n", __func_
    return 0;
}
 * sw_dma_test_exit - exit the dma test module
static void exit sw dma test exit(void)
    pr info("sw dma test exit: enter\n");
}
#ifdef MODULE
module init(sw dma test init);
module exit(sw dma test exit);
MODULE_LICENSE ("GPL");
MODULE AUTHOR ("liugang");
MODULE_DESCRIPTION ("sun7i Dma Test driver code");
#else
```



\_\_initcall(sw\_dma\_test\_init); #endif /\* MODULE \*/





# 7. Android 系统支持

dma 属 linux 内核模块, 和 android 无直接关系.



### 8. 模块调试

dma 是 buildin 的模块,不用加载,调试方法是,在 menuconfig 中选择 dma\_test 驱动,设置测试用例,然后编译 linux 镜像启动看打印.若打印 success 表明用例执行成功;打印 fail/err 表明失败.

### 8.1. menuconfig 的配置

device drivers -> character devices -> sun7i dma test driver:

```
🗗 liugang@Exdroid4: ~/workspace/a20/lichee/linux-3.3
                                                           .config - Linux/arm 3.3.0 Kernel Configuration
Arrow keys navigate the menu. <Enter> selects submenus -
   Highlighted letters are hotkeys. Pressing <Y> includes, <N> excludes,
   <M> modularizes features. Press <Esc><to exit, <?> for Help, </>>
   for Search. Legend: [*] built-in [ ] excluded <M> module < >
   < > GSM MUX line discipline support (EXPERIMENTAL)
      < > Trace data sink for MIPI P1149.7 cJTAG standard
      [*] Memory device driver
      [*] /dev/kmem virtual device support
          Serial drivers --->
      [ ] ARM JTAG DCC console
      < > IPMI top-level message handler --->
      < > Hardware Random Number Generator Core support
      < > Siemens R3964 line discipline
      < > RAW driver (/dev/raw/rawN)
      < > TPM Hardware Support --->
      < > DCC tty driver
          Log panic/oops to a RAM buffer
      <<mark>*</mark>> sun7i dma test driver
      [*] sun7i gpio test driver
      < > SUN7I G2D
      < > sunxi timer test driver
      [*] sunxi continous physic memory allocator
                         < Exit >
                                   < Help >
                  <Select>
```

### 8.2. 测试用例选择

A20 DMA 开发说明 - 32 -

DTC NORMAL: normal 通道测试;

DTC\_NORMAL\_CONT\_MODE: normal 通道 continue 模式测试;

DTC DEDICATE: dedicate 通道测试;

DTC DEDICATE CONT MODE: dedicate 通道 continue 模式测试;

DTC\_ENQ\_AFT\_DONE: 测试所有 buff 传完后, 增加新的 buff(此时正常应该自动启动 dma)情形;

DTC MANY ENQ: 测试大量 enqueue buffer 情形;

DTC\_CMD\_STOP: 测试传输中途手动 stop 情形, 查看剩余 buff 是否正常释放;

DTC\_M2M\_TWO\_THREAD: 两个线程同时传输情形;

### 8.3. 测试操作步骤

- (1) 启动样机,接串口;
- (2) 进入 sysfs 节点: cd /sys/class/sunxi dma test/;
- (3) 选择测试用例, 进行测试: (比如测试 normal 通道)echo 0 > test;

A20 DMA 开发说明 - 33 -



## 9. 总结

DMA 驱动主要用来统一管理系统的 DMA 资源, 使用之前要先申请, 用完释放, 以便别的模块用.

DMA 测试驱动提供了 sysfs 节点的方式, 供测试 dma 硬件.



### 10. Declaration

This(A20 DMA 开发说明) is the original work and copyrighted property of Allwinner Technology ("Allwinner"). Reproduction in whole or in part must obtain the written approval of Allwinner and give clear acknowledgement to the copyright owner.

The information furnished by Allwinner is believed to be accurate and reliable. Allwinner reserves the right to make changes in circuit design and/or specifications at any time without notice. Allwinner does not assume any responsibility and liability for its use. Nor for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Allwinner. This datasheet neither states nor implies warranty of any kind, including fitness for any particular application.