# **CASM SNAP F-Engine Documentation**

Release casm\_snap\_f-38c64f6:casm\_f-1d706078-dirty

**Jack Hickish** 

## **CONTENTS:**

| 1  | F-Engine System Overview 3 |           |                              |    |  |
|----|----------------------------|-----------|------------------------------|----|--|
|    | 1.1                        | Overvie   | ew                           | 3  |  |
|    |                            | 1.1.1     | Block Descriptions           | 4  |  |
|    |                            | 1.1.2     | Initialization               | 8  |  |
| 2  | Cont                       | rol Inter | rface                        | 9  |  |
|    | 2.1                        | Overvie   | ew                           | 9  |  |
|    | 2.2                        | SnapFe    | engine Python Interface      | 9  |  |
|    |                            | 2.2.1     | Top-Level Control            | 10 |  |
|    |                            | 2.2.2     | FPGA Control                 | 10 |  |
|    |                            | 2.2.3     | Power Monitoring             | 12 |  |
|    |                            | 2.2.4     | Timing Control               | 12 |  |
|    |                            | 2.2.5     | ADC Control                  | 17 |  |
|    |                            | 2.2.6     | Input Control                | 17 |  |
|    |                            | 2.2.7     | Noise Generator Control      | 20 |  |
|    |                            | 2.2.8     | Delay Control                | 21 |  |
|    |                            | 2.2.9     | PFB Control                  | 22 |  |
|    |                            | 2.2.10    | Flagging Control             | 23 |  |
|    |                            | 2.2.11    | Auto-correlation Control     | 23 |  |
|    |                            | 2.2.12    | Correlation Control          | 26 |  |
|    |                            | 2.2.13    | Post-FFT Test Vector Control | 27 |  |
|    |                            | 2.2.14    | Equalization Control         | 29 |  |
|    |                            | 2.2.15    | Channel Selection Control    | 30 |  |
|    |                            | 2.2.16    | Packetization Control        | 31 |  |
|    |                            | 2.2.17    | Ethernet Output Control      | 33 |  |
| 3  | Outr                       | out Data  | Formats                      | 35 |  |
|    | 3.1                        |           | Packets                      | 35 |  |
| 4  | Indic                      | es and t  | ables                        | 37 |  |
| In | dev                        |           |                              | 39 |  |

Contents:

CONTENTS: 1

2 CONTENTS:

**CHAPTER** 

**ONE** 

### F-ENGINE SYSTEM OVERVIEW

### 1.1 Overview

The CASM F-Engine firmware is designed to run on a SNAP<sup>1</sup> FPGA board, and provides channelization of 12 analog data streams, sampled at up to 250 Msps, into 4096 sub-bands.

After channelization, data words are requantized to 4-bit resolution (4-bit real + 4-bit imaginary) and a subset of the 4096 generated frequency channels are output as a UDP/IP stream over a single 40 Gb/s Ethernet interface.

The top-level specs of the F-Engine are:

<sup>&</sup>lt;sup>1</sup> See the CASPER SNAP wiki page

| Parameter                                       | Value                  | Notes                                                                                                                                                     |
|-------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of analog inputs                         | 12                     |                                                                                                                                                           |
| Maximum sampling rate                           | 250<br>Msps            | Limited by ADC speed & timing constraint target                                                                                                           |
| Test inputs                                     | Noise;<br>zeros        | Firmware contains 2 independent gaussian noise generators. Any of the 12 data streams may be replaced with any of these digital noise sources, or zeros.  |
| Delay compensation                              | <=7 samples            | Programmable per- input between 0 and 7 samples. Mostly useful for testing                                                                                |
| Polyphase Filter<br>Bank Channels               | 4096                   |                                                                                                                                                           |
| Polyphase Filter<br>Bank Window                 | Ham-<br>ming;<br>4-tap |                                                                                                                                                           |
| Polyphase Filter Bank Input Bitwidth            | 8 bits                 |                                                                                                                                                           |
| FFT Coefficient Width                           | 18 bits                |                                                                                                                                                           |
| FFT Data Path Width                             | 18 bits                |                                                                                                                                                           |
| Post-FFT Scaling Coefficient Width              | 16                     |                                                                                                                                                           |
| Post-FFT Scaling<br>Coefficient Binary<br>Point | 4                      |                                                                                                                                                           |
| Number of Post-FFT Scaling Coefficients         | 256                    | One coefficient per analog input. One coefficient per 16 frequency channels                                                                               |
| Post-Quantization Data Bitwidth                 | 4                      | 4-bit real; 4-bit imaginary                                                                                                                               |
| Frequency Channels<br>Output                    | <=3072                 | Runtime programmable. Maximum is set by total data rate which is limited to 10Gb/s (including protocol overhead). 3072 channels = approx 9Gb/s + overhead |

A block diagram of the F-engine – which is also the top-level of the Simulink source code for the firmware – is shown in Fig. 1.1.

### 1.1.1 Block Descriptions

Each block in the firmware design can be controlled using an API described in Section 2. Here the basic functionality of each block is described.

#### Platform Config (XSG)

The platform configuration block – often called the MSSGE or XSG config block by CASPER collaborators – defines the high-level parameters of the firmware design. The CASM firmware is configured to target the SNAP1 FPGA board, with the DSP chain clocking synchronously from the ADC clock at the sample rate of 250 MS/s.



Fig. 1.1: F-Engine top-level Simulink diagram.

#### Firmware Versioning (version)

The *version* block in the Simulink design contains information about the firmware which can be read at runtime. This information includes a user-defined version number (formatted as *major*.`minor`.`revision`.`bugfix`) as well as the firmware build time. The *version* block is used by the control software to detect mismatches between software and firmware versions.

#### ADC Data Source (adc)

The ADC data source block – *adc* in the Simulink diagram – encapsulates an underlying interface to the SNAP ADCs. It is configured to operate the SNAP ADCs in 12-channel mode, with each channel sampled at 250 MS/s This block is the source of 8-bit ADC samples (presented as a parallel 96-bit bus of 12-ADC channels) which feed the CASM DSP pipeline.

#### Noise Data Source (noise)

The Noise data source block – noise in the Simulink diagram – implements a pair of independent white gaussian noise generators. Each noise generator can be seeded with a user-supplied value, and generates a pair of uncorrelated noise streams. The noise block outputs a stream of 12 parallel data channels, designed such that they have the same format as the 12 ADC channels produced by the adc block. Each channel may be populated with data from any one of the 4 internally generated noise streams.

1.1. Overview 5

#### Input Selection & Statistics (input)

The input selection and statistics block – *input* in the Simulink diagram – provides two key functions. First, the block accepts as input both noise and ADC inputs, and can switch between these on a per-ADC-channel basis so that the downstream pipeline processes either real, or simulated data. The block can also replace any ADC data stream with a constant zero value, which may be useful for testing. Second, the block provides bit statistics of the selected data streams. Statistics include firmware-calculated mean, variance, and RMS. A histogram of samples and snapshot of a small burst of samples is also provided.

#### Sample Delay (delay)

The *delay* block allows runtime-configurable per-channel delays of up to 8 ADC samples to be inserted into the ADC data streams. While these small delays are unlikely to be useful for cable-delay correction, they can be useful in testing. For example, in conjuction with the *noise* block, the firmware can be used to simulate two ADC channels having identical, but time-delayed, data streams.

#### Polphase Filter Bank (pfb)

The *pfb* block contains a 4-tap, 4096 channel PFB-based channelizer. To speed compilation, this block is built with pre-compiled IP, included in the design via the *fir\_dcp* and *fft\_dcp* blocks. The output of the *pfb* block is a stream of 18+18 bit complex-integer data for each ADC data. Data are interpretted with 17 bits to the right of the binary point – i.e., values are between +/-1. A full 4096-channel spectrum is presented over 4096 clock cycles for the 6 even-numbered ADC channels in parallel. The following 4096 clock cycles carry spectra from the odd-numbered ADC channels.

#### Autocorrelation (autocorr)

The *autocorr* block provides the ability to read an accumulated autocorrelation spectrum for any of the ADC inputs. The accumulation length is runtime-programmable, and results are integrated with floating point precision.

#### Equalization & Requantization (eq)

The eq block multiplies each 18+18-bit complex number by a programmable 16-bit unsigned coefficient. Coefficients are interpreted with 5 bits to the right of the binary point – i.e. the maximum coefficient is 2048, and the coefficient precision is 0.03125. After multiplying data, the resulting values are quantized (with a round-to-even and symmetric saturation scheme) to 4-bit precision. 4-bit values are interpretted with 3 bits to the right of the binary point – i.e., values are between +/-0.875. Spectra from individual ADC channels are multiplied by independent coefficient sets. Each coefficient in a set is applied to 8 consecutive frequency channels – i.e., 512 independent coefficients may be provided per ADC channel.

#### **Test-vector Insertion (***eqtvq***)**

The *eqtvg* block allows the channelized data streams to be replaced with a runtime-programmable test value. Independent values may be provided for each ADC channel and for each frequency channel. Values are repeated with each consecutive spectrum. This functionality is particularly useful for testing downstream channel selection and transmission logic.

#### Two-Input Correlation (corr)

The *corr* block implements a 2 input correlator. Each input may be selected from any of the 12 ADC inputs, and the resultant correlation is computed and accumulated with a runtime-programmable integration time. The *corr* block can be used with the *noise* and *delay* blocks to verify that the PFB is operating correctly, by correlation identical time-delayed copies of the same noise stream. The *corr* block can also be used with the *autocorr* block to compare signal autocorrelation power before and after equalization, which can aid in setting EQ coefficient levels.

#### Channel Selection (chan reorder)

The channel selection block, *chan\_reorder* provides a runtime-programmable frequency channel reorder, with the end result that 3/4 of the 4096 generated frequency channels are collected ready for packetization and UDP transmission.

#### Packetization (packetizer)

The *packetizer* block inserts application packet headers in the channel down-selected data streams, and defines how large packets are, and to which IP addresses they are transmitted. Each packet contains data from all 12 ADC channels, and any multiple of 8 frequency channels (though smaller packets incur more protocol overhead and the total data rate should be kept below 10 Gb/s). The maximum packet size is 8192 kB. Each packet contains a header describing

- the timestamp of the sample in the packet
- the channel index of the first channel in the packet
- the ID of the SNAP board from which the packet is being sent

#### 10 GbE Transmission (eth)

The *eth* block encapsulates a 10 Gb/s Ethernet interface. This interface implements a UDP / IP / Ethernet stack. Statistics are provided to determine data and packet transmission rates

#### Time syncronization (sync)

The *sync* block locks the FPGA's timestamping logic to an externally provided Pulse-Per-Second (PPS) pulse, which is assumed to be locked to GPS time.

#### **LEDs**

LEDs are provided to indicate the following events:

- 1. LED0: Goes high when the board is in a reset condition. This happens prior to a synchronization event.
- 2. LED1: Goes high for 2^26 clock cycles (approximately 268 ms for an ADC sample rate of 250 MS/s) immediately following a synchronization event.
- 3. LED2: Goes high for 2^26 clock cycles (approximately 268 ms for an ADC sample rate of 250 MS/s) immediately following the arrival of a PPS pulse.

1.1. Overview 7

### 1.1.2 Initialization

The functionality of individual blocks is described below. However, in order to simply get the firmware into a basic working state the following process should be followed:

- 1. Program the FPGA
- 2. Initialize all blocks in the system
- 3. Trigger master reset and timing synchronization event.

In a multi-board system, the process of synchronizing a board can be relatively involved. For testing purposes, using single board, a simple software reset can be used in place of a hardware timing signal to perform an artificial synchronization. A software reset is automatically issued as part of system initialization.

The following commands bring the F-engine firmware into a functional state, suitable for testing. See Section 2 for a full software API description

```
# Import the SNAP F-Engine library
from casm_f import snap_fengine

# Instantiate a SnapFengine instance to a board with
# hostname 'snap'
f = snap_fengine.SnapFengine('snap')

# Program a board
f.program(path-to-fpg-file) # Load an fpg firmware binary

# Initialize all the firmware blocks
# and issue a global software reset
f.initialize(read_only=False)
```

**CHAPTER** 

**TWO** 

### **CONTROL INTERFACE**

### 2.1 Overview

A Python class SnapFengine is provided to encapsulate control of individual blocks in the firmware DSP pipeline. The structure of the software interface aims to mirror the hierarchy of the firmware modules, through the use of multiple Block class instances, each of which encapsulates control of a single module in the firmware pipeline.

In testing, and interactive debugging, the SnapFengine class provides an easy way to probe board status for a SNAP board on the local network.

### 2.2 SnapFengine Python Interface

The SnapFengine class can be instantiated and used to control a single SNAP board running CASM's F-Engine firmware. An example is below:

```
# Import the SNAP F-Engine library
from casm_f import snap_fengine
# Instantiate a SnapFengine instance to a board with
# hostname 'snap'
f = snap_fengine.SnapFengine('snap')
# Program a board (if it is not already programmed)
# and initialize all the firmware blocks
if not f.fpga.is_programmed():
  f.program(path-to-fpg-file) # Load an fpg firmware binary
  # Initialize firmware blocks, including ADC link training
  f.initialize(read_only=False)
# Blocks are available as items in the SnapFengine `blocks`
# dictionary, or can be accessed directly as attributes
# of the SnapFengine.
# Print available block names
print(sorted(f.blocks.keys()))
# Returns:
# ['adc', 'autocorr', 'corr', 'delay', 'eq', 'eq_tvg', 'eth',
# 'fpga', 'input', 'noise', 'packetizer', 'pfb', 'reorder', 'sync']
```

(continues on next page)

(continued from previous page)

```
# Grab some ADC data from the first ADC input
adc_data = f.adc.get_snapshot()
print(adc_data.shape) # returns (12 [ADC inputs], 1024 [time samples])
```

Details of the methods provided by individual blocks are given in the next section.

### 2.2.1 Top-Level Control

The Top-level SnapFengine instance can be used to perform high-level control of the firmware, such as programming and de-programming FPGA boards. It can also be used to apply configurations which affect multiple firmware subsystems, such as configuring channel selection and packet destination.

Finally, a SnapFengine instance can be used to initialize, or get status from, all underlying firmware modules.

#### 2.2.2 FPGA Control

The FPGA control interface allows gathering of FPGA statistics such as temperature and voltage levels. Its methods are functional regardless of whether the FPGA is programmed with an CASM F-Engine firmware design.

```
class casm_f.blocks.fpga.Fpga(host, name, logger=None)
```

Instantiate a control interface for top-level FPGA control.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- **name** (*str*) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

#### check\_firmware\_support()

Check the software packages firmware support version against the running firmware version.

#### Returns

True if firmware is supported, False otherwise.

#### Rtype bool

```
get_build_time()
```

Read the UNIX time at which the current firmware was built.

#### Return build\_time

Seconds since the UNIX epoch at which the running firmware was built.

#### Rtype int

### get\_firmware\_version()

Read the firmware version register and return the contents as a string.

#### **Return version**

major\_version.minor\_version.revision.bugfix

### Rtype str

```
get_fpga_clock()
```

Estimate the FPGA clock, by polling the sys\_clkcounter register.

#### Returns

Estimated FPGA clock in MHz

#### Return type

float

#### get\_status()

Get status and error flag dictionaries.

#### Status keys:

- programmed (bool): True if FPGA appears to be running DSP firmware. False otherwise, and flagged as a warning.
- timestamp (str): The current time, as an ISO format string.

#### fpga\_clk\_mhz (float)

[The estimated FPGA clock rate in MHz. This] is the same as the estimated ADC sampling rate.

Flagged with an error if not between 190 and 200 MHz

- host (str): The host name of this board.
- sw\_version (str): The version string of the control software package. Flagged as warning if the version indicates a build against a dirty git repository.
- fw\_supported (bool): True if the running firmware is supported by this software. False (and flagged as an error) otherwise.
- fw\_version (str): The version string of the currently running firmware. Available only if the board is programmed.
- fw\_build\_time (int): The build time of the firmware, as an ISO format string. Available only if the board is programmed.
- sys\_mon (str): 'reporting' if the current firmware has a functioning system monitor module. Otherwise 'not reporting', flagged as an error.
- temp (float): FPGA junction temperature, in degrees C. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccaux (float): Voltage of the VCCAUX FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccbram (float): Voltage of the VCCBRAM FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccint (float): Voltage of the VCCINT FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### is\_programmed()

Lazy check to see if a board is programmed. Check for the "version\_version" register. If it exists, the board is deemed programmed.

#### Returns

True if programmed, False otherwise.

#### Return type

bool

### 2.2.3 Power Monitoring

The PowerMon interface allows gathering of power supply statistics such as voltage and currnt levels.

### 2.2.4 Timing Control

The Sync control interface provides an interface to configure and monitor the multi-SNAP2 timing distribution system.

```
class casm_f.blocks.sync.Sync(host, name, logger=None)
```

#### arm\_noise()

Arm noise generator resets.

#### arm\_sync()

Arm sync pulse generator, which passes sync pulses to the design DSP.

#### count\_ext()

#### Returns

Number of external sync pulses received from the timing distribution system.

#### Rtype int

#### count\_int()

#### Returns

Number of internally generated sync pulses counted. The "internal" pulses are output on a physical board connector. For one board, this signal drives the timing distribution system.

#### Rtype int

#### count\_pps()

#### Returns

Number of external PPS pulses received. This counter will only increment reliably on the single board which has a PPS connected.

#### Rtype int

#### disable\_loopback()

Disable the internal loopback between the sync output and input.

### enable\_loopback()

Internally loop back the sync output and input.

#### get\_latency()

#### Returns

Number of FPGA clock ticks between sync transmission and reception. This measurement is only meaningful for the board which has its internal pulse output connected to the timing distribution system input.

#### Rtype int

#### get\_latency\_variations()

#### Returns

Number of latency variations between sync transmission and reception since reset error count

#### Rtype int

#### get\_period\_variations()

#### Returns

The number of sync period variations in pulses received from the timing distribution system since last reset\_error\_count()

#### Rtype int

#### get\_pps\_period\_variations()

#### Returns

The number of PPS period variations since last reset\_error\_count(). This is only meaninful if a board has a PPS input connected.

#### Rtype int

#### get\_status()

Get status and error flag dictionaries.

#### Status keys:

- uptime\_fpga\_clks (int): Number of FPGA clock ticks (= ADC clock ticks) since the FPGA was last programmed.
- period\_fpga\_clks (int): Number of FPGA clock ticks (= ADC clock ticks) between the last two internal sync pulses.
- period\_variations (int): Number of different external sync periods measured since the last error count reset. Any value other than zero is flagged as a warning.
- period\_pps\_fpga\_clks (int): Number of FPGA clock ticks (= ADC clock ticks) between the last two external PPS sync pulses.
- ext\_count (int): The number of external sync pulses since the FPGA was last programmed.
- int\_count (int): The number of internal sync pulses since the FPGA was last programmed.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### get\_tt\_of\_pps(wait\_for\_sync=True)

Get the internal TT at which the last PPS pulse arrived, optionally waiting for a pulse to pass before reading its arrival time and returning.

#### **Parameters**

**wait\_for\_sync** (*bool*) – If True, wait for a sync pulse to pass before measuring its arrival time and returning.

#### Returns

(tt, sync\_number). tt is the internal TT of the last PPS. sync\_number is the PPS pulse count corresponding to this TT.

#### Rtype int

### get\_tt\_of\_sync(wait\_for\_sync=True)

Get the internal TT at which the last sync pulse arrived, optionally waiting for a pulse to pass before reading its arrival time and returning.

#### **Parameters**

wait\_for\_sync (bool) – If True, wait for a sync pulse to pass before measuring its arrival time and returning.

#### Returns

(tt, sync\_number). tt is the internal TT of the last sync. sync\_number is the sync pulse count corresponding to this TT.

#### Rtype int

#### initialize(read only=False)

Initialize block.

#### **Parameters**

**read\_only** (*bool*) – If False, initialize system control register to 0 and reset error counters. If True, do nothing.

#### load\_internal\_time(tt, software\_load=False, current\_msb=None)

Load a new starting value into the \_internal\_ telescope time counter on the next sync.

#### **Parameters**

- tt (int) Telescope time to load
- **software\_load** (*bool*) If True, immediately load via a software trigger. Else load on the next external sync pulse arrival.

#### load\_telescope\_time(tt, software\_load=False)

Load a new starting value into the telescope time counter on the next PPS.

#### **Parameters**

- **tt** (*int*) Telescope time to load
- **software\_load** (*boo1*) If True, immediately load via a software trigger. Else load on the next PPS arrival.

#### load\_timed\_sync(target\_tt)

Set a timed sync to be emitted when TT = target\_tt

#### **Parameters**

target\_tt (int) - Target telescope time, in FPGA clocks.

#### period()

#### **Returns**

The number of FPGA clock ticks between the last two external sync pulses received from the timing distribution system.

#### Rtype int

#### period\_pps()

#### Returns

The number of FPGA clock ticks between the last two PPS pulses. This period report will only be meaningful is this board has a PPS connected.

#### Rtype int

#### reset\_error\_count()

Reset error counters to 0.

#### reset\_telescope\_time()

Reset the telescope time counter to 0 immediately.

#### set\_output\_sync\_rate(mask)

Set the output sync generation rate. A sync is issued when the lower 32-bits of the telescope time counter, masked with  $\sim$ mask == 0. I.e., a mask of 0 will cause a sync every 2^32 clock cycles. A mask of 0xffff0000 will create an output pulse every 2^16 clock cycles. Output sync pulses are extended by 256 clocks, so the output pulse rate should be lower than this.

#### **Parameters**

mask (int) – Mask with which to bitwise AND the telescope time counter before comparing to 0.

#### sw\_sync()

Issue a sync pulse from software. This will only do anything if appropriate arming commands have been made in advance.

#### update\_internal\_time(fs\_hz=196000000, quiet=False)

Load the sync-pulse-locked telescope time counters with the correct time on the next sync pulse. Since sync pulses are derived from the telescope time of the one SNAP board which drives the timing distribution network, update\_telescope\_time() should have been run on this unique board prior to the use of update\_internal\_time.

#### Loading procedure is:

- 1. Wait for a sync pulse to pass
- 2. Compute how many, m, sync periods (determined by period()) have passed since UNIX time 0, inferring the exact arrival time of the last sync by comparison with system time, which is assumed to be aligned to GPS time to better than 50% of a sync pulse period.
- 3. Compute the telescope time ((m+1)\*period) of the next expected sync pulse arrival.
- 4. Load this value on the next sync pulse using load\_internal\_time
- 5. Verify (using count\_ext) that no sync pulses have occurred while performing steps 2 and 3. Generate an error if this is not the case.

#### **Parameters**

- **fs\_hz** (*int*) The ADC clock rate, in Hz. Used to set the telescope time counter.
- quiet (bool) If True, supress log messages

#### update\_telescope\_time(fs\_hz=196000000)

Load the PPS-locked telescope time counters with the correct time on the next PPS pulse.

#### Loading procedure is:

- 1. Wait for a PPS to pass, or for a timeout waiting for a PPS
- 2. If no PPS was detected. Do nothing and return from this function, skipping steps 3,4,5
- 3. Inferring the exact time of the observed PPS arrival via current system time, which is assumed to be aligned to GPS time to better than 0.5 seconds, compute how many ADC clocks will have occurred at the time of the upcoming PPS.
- 4. Load this value on the next PPS pulse using load\_telescope\_time
- 5. Verify (using count\_pps) that no PPS pulses have occurred while performing steps 2 and 3. Generate an error if this is not the case.

#### **Parameters**

**fs\_hz** (*int*) – The ADC clock rate, in Hz. Used to set the telescope time counter.

### uptime()

#### Returns

Time in FPGA clock ticks since the FPGA was last programmed. Resolution is 2\*\*32 (21 seconds at 200 MHz)

#### Return type

int

#### wait\_for\_pps(timeout=2.0)

Block until a PPS has been received.

#### **Parameters**

```
timeout (float) - Timeout, in seconds, to wait.
```

#### Returns

least-significant 32-bits of telescope time of last PPS pulse. Or, -1, on timeout.

#### Rtype int

### wait\_for\_sync(timeout=20)

Block until a sync has been received.

#### **Parameters**

**timeout** (*float*) – Timeout, in seconds, to wait.

#### Returns

Sync count after sync has passed

### Rtype int

### 2.2.5 ADC Control

The Adc control interface allows link training (aka "calibration") of the ADC->FPGA data link.

class casm\_f.blocks.adc.Adc(host, name, logger=None, sample\_rate\_mhz=250.0)

Instantiate a control interface for an ADC block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- **name** (*str*) Name of block in Simulink hierarchy.
- sample\_rate\_mhz (float) Target sample rate in MHz
- logger (logging.Logger) Logger instance to which log messages should be emitted.

```
initialize(read_only=False)
```

Initialize the block.

#### **Parameters**

**read\_only** (*bool*) – If True, do nothing. If False, configure the ADC.

### 2.2.6 Input Control

class casm\_f.blocks.input.Input(host, name, n\_streams=64, n\_bits=10, logger=None)

Instantiate a control interface for an Input block. This block allows switching data streams between constant-zeros, digital noise, and ADC streams.

A statistics interface is also provided, providing bit statistics and histograms.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_streams** (*int*) Number of independent streams which may be delayed
- **n\_bits** (*int*) Number of bits per ADC sample.

#### Variables

- n streams Number of streams this interface handles
- **n\_bits** Number of bits per ADC sample

#### get\_all\_histograms()

Get histograms for all signals, summing over all interleaving cores.

#### Returns

(vals, hists). vals is a list of histogram bin centers. hists is an  $[n\_stream \ x \ 2**n\_bits]$  list of histogram data.

#### get\_bit\_stats()

Get the mean, RMS, and mean powers of all ADC streams.

#### Returns

(means, powers, rmss) tuple. Each member of the tuple is an array with self.n\_streams elements.

#### **Rval**

(numpy.ndarray, numpy.ndarray, numpy.ndarray)

#### get\_histogram(stream, sum\_cores=True)

Get a histogram for an ADC stream.

#### **Parameters**

- **stream** (*int*) ADC stream from which to get data.
- **sum\_cores** (*bool*) If True, compute one histogram from both pairs of interleaved ADC cores associated with an analog input. If False, compute separate histograms.

#### Returns

If sum\_cores is True, return (vals, hist), where vals is a list of histogram bin centers, and hist is a list of histogram data points. If sum\_cores is False, return (vals, hist\_a, hist\_b), where hist\_a and hist\_b are separate histogram data sets for the even-sample and odd-sample ADC cores, respectively.

#### get\_snapshot(sw\_trigger=True)

Get a snapshot of ADC samples

#### **Parameters**

**sw\_trigger** (*boo1*) – If True, trigger an instant sample capture, rather than starting capture on an external hardware pulse.

#### Returns

Array of shape [n\_signals, n\_samples] containing ADC samples

#### Rval

numpy.ndarray

#### get\_status()

Get status and error flag dictionaries.

Status keys:

- switch\_position<n> (str): Switch position ('noise', 'adc', 'zero' or 'counter') for input stream n, where n is a two-digit integer starting at 00. Any input position other than 'adc' is flagged with "NOTIFY".
- power<n> (float): Mean power of input stream n, where n is a two-digit integer starting at 00. In units of (ADC LSBs)\*\*2.
- rms<n> (float): RMS of input stream n, where n is a two-digit integer starting at 00. In units of ADC LSBs. Value is flagged as a warning if it is >30 or <5.
- mean<n> (float): Mean sample value of input stream n, where n is a two-digit integer starting at 00. In units of ADC LSBs. Value is flagged as a warning if it is > 2.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### get\_switch\_positions()

Get the positions of the input switches.

#### Returns

List of switch positions. Entry n contains the position of the switch associated with ADC

input n. Switch positions are "noise" (internal digital noise generators), "adc" (digitized ADC stream), or "zero" (constant 0).

#### Return type

list of str

### initialize(read\_only=False)

Initialize the block.

#### **Parameters**

**read\_only** (*bool*) – If True, do nothing. If False, set the input multiplexers to ADC data and enable statistic computation.

#### plot\_histogram(stream)

Plot a histogram.

#### **Parameters**

**stream** (int) – ADC stream from which to get data.

#### plot\_snapshot(n\_sample=-1, sw\_trigger=True)

Plot a snapshot of ADC samples

#### **Parameters**

**sw\_trigger** (*bool*) – If True, trigger an instant sample capture, rather than starting capture on an external hardware pulse.

#### print\_histograms()

Print histogram stats to screen.

#### use\_adc(stream=None)

Switch input to ADC.

#### **Parameters**

**stream** (*int or None*) – Which stream to switch. If None, switch all.

#### use\_counter(stream=None)

Switch input to counter.

#### **Parameters**

**stream** (int or None) – Which stream to switch. If None, switch all.

#### use\_noise(stream=None)

Switch input to internal noise source.

#### **Parameters**

**stream** (*int or None*) – Which stream to switch. If None, switch all.

#### use\_zero(stream=None)

Switch input to zeros.

#### **Parameters**

**stream** (int or None) – Which stream to switch. If None, switch all.

#### 2.2.7 Noise Generator Control

class casm\_f.blocks.noisegen.NoiseGen(host, name, n\_noise=5, n\_outputs=64, logger=None)

Noise Generator controller

This block controls a digital noise source, which can generate multiple independent channels of gaussian noise. These channels can be assigned to multiple outputs of this block, to create correlated or uncorrelated noise streams.

#### **Parameters**

- **host** (*casperfpga*. *CasperFpga*) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_noise** (*int*) The number of independent noise generation cores in the underlying block. 2\*n\_noise independent noise streams will be produced.
- **n\_outputs** (*int*) The number of output channels from the block.

#### assign\_output(output, noise)

Assign an output channel to a given noise stream. Note that the output stream will not be affected unless the downstream input multiplexors are set to noise mode.

#### **Parameters**

- **output** (int) The index of the output stream to be assigned.
- **noise** (*int*) The index of the noise stream to assign to *output*. Note that each noise generator core generates two independent streams, so *noise* can be in range(0, 2\*self.n noise)

#### get\_output\_assignment(output)

Get the index of the noise stream assigned to an output.

#### **Parameters**

**output** (*int*) – The index of the output stream to query.

#### Returns

The index of the noise stream to assign to *output*. Note that each noise generator core generates two independent streams, so *noise* can be in range(0, 2\*self.n\_noise)

#### Return type

int

#### get\_seed(n)

Get the seed of a noise generator.

#### **Parameters**

**n** (*int*) – Noise generator ID whose seed to read.

#### Returns

Noise generator seed.

#### Rtype int

#### get\_status()

Get status and error flag dictionaries.

Status keys:

• noise\_core<m>\_seed (int): Seed currently loaded into noise generator core m. m should be a two-digit integer starting at 00.

• output\_assignment<n> (int): The noise generator ID currently assigned to output stream n, where n is a two-digit integer starting at 00.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read\_only=False)

Initialize the block

#### **Parameters**

**read\_only** (bool) – If False, set the seen of noise generator n to n. If True, do nothing.

#### set\_seed(n, seed)

Set the seed of a noise generator.

#### **Parameters**

- **n** (*int*) Noise generator ID to seed.
- **seed** (*int*) Noise generator seed to load.

### 2.2.8 Delay Control

class casm\_f.blocks.delay.Delay(host, name, n\_streams=64, logger=None)

Instantiate a control interface for a Delay block.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_streams** (*int*) Number of independent streams which may be delayed

#### MIN DELAY = 0

minimum delay allowed

#### get\_delay(stream)

Get the current delay for a given input.

#### **Parameters**

**stream** (*int*) – Which ADC input index to query

#### Returns

Currently loaded delay, in ADC samples

#### Return type

int

#### get\_max\_delay()

Query the firmware to get the maximum delay it supports.

#### Returns

Maximum supported delay, in ADC samples

#### Return type

int

### get\_status()

Get status and error flag dictionaries.

Status keys:

- delay<n>: Currently loaded delay for ADC input index n. in units of ADC samples.
- max\_delay: The maximum delay supported by the firmware.
- min\_delay: The minimum delay supported by the firmware.

#### **Returns**

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read\_only=False)

Initialize all delays.

#### **Parameters**

**read\_only** (boo1) – If True, do nothing. If False, initialize all delays to the minimum allowed value

#### set\_delay(stream, delay)

Set the delay for a given input stream.

#### **Parameters**

- **stream** (*int*) ADC stream index to which delay should be applied.
- **delay** (*int*) Number of ADC clock cycles delay to load.

#### 2.2.9 PFB Control

class casm\_f.blocks.pfb.Pfb(host, name, logger=None)

### get\_fft\_shift()

Get the currently applied FFT shift schedule. The returned value takes into account any hardcoding of the shift settings by firmware.

#### Returns

Shift schedule

#### Return type

int

#### get\_overflow\_count()

Get the total number of FFT overflow events, since the last statistics reset.

#### Returns

Number of overflows

#### **Return type**

int

#### get\_status()

Get status and error flag dictionaries.

#### Status keys:

- overflow\_count (int): Number of FFT overflow events since last statistics reset. Any non-zero value is flagged with "WARNING".
- fft\_shift (str): Currently loaded FFT shift schedule, formatted as a binary string, prefixed with "0b".

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

initialize(read\_only=False)

#### **Parameters**

**read\_only** (*bool*) – If False, enable the PFB FIR, set the FFT shift to the default value, and reset the overflow count. If True, do nothing.

#### rst\_stats()

Reset overflow event counters.

#### set\_fft\_shift(shift)

Set the FFT shift schedule.

#### **Parameters**

**shift** (int) – Shift schedule to be applied.

### 2.2.10 Flagging Control

#### 2.2.11 Auto-correlation Control

Instantiate a control interface for an Auto-Correlation block. This provides auto-correlation spectra of post-FFT data.

In order to save FPGA resource, the auto-correlation block may use a single correlation core to compute the auto-correlation of a subset of the total number of ADC channels at any given time. This is the case when the block is instantiated with n\_cores > 1 and use\_mux=True. In this case, auto-correlation spectra are captured n\_signals / n\_cores channels at a time.

#### **Parameters**

- **host** (*casperfpga*. *CasperFpga*) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- acc\_len (int) Accumulation length initialization value, in spectra.
- **n\_chans** (*int*) Number of frequency channels.
- **n\_signals** (*int*) Number of individual data streams.

- n\_parallel\_streams (int) Number of streams processed by the firmware module in parallel.
- **n\_cores** (*int*) Number of accumulation cores in firmware design.
- use\_mux (bool) If True, only one core is instantiated and a multiplexer is used to switch different inputs into it. If False, multiple cores are instantiated simultaneously in firmware.

#### Variables

**n\_signals\_per\_block** – Number of signal streams handled by a single correlation core.

#### get\_acc\_cnt()

Get the current accumulation count.

#### **Return count**

Current accumulation count

#### Rtype count

int

#### get\_acc\_len()

Get the currently loaded accumulation length in units of spectra.

#### Returns

Current accumulation length

#### Return type

int

get\_new\_spectra(signal block=0, flush vacc='auto', filter ksize=None)

Get a new average power spectra.

#### **Parameters**

- **signal\_block** (*int*) If using multiplexing, read data for this signal block. If not using multiplexing, this parameter does nothing, and data from all inputs will be returned. When multiplexing, Each call will return data for inputs self.n\_signals\_per\_block x signal\_block to self.n\_signals\_per\_block x (signal\_block+1) 1.
- **flush\_vacc** (*Bool or string*) If True, throw away a spectra before grabbing a valid one. This can be useful if the upstream analog settings may have changed during the last integration. If False, return the first spectra available. If 'auto' perform a flush if the input multiplexer has changed positions.
- **filter\_ksize** (*int*) If not None, apply a spectral median filter with this kernel size. The kernet size should be odd.

#### Returns

Float32 array of dimensions [POLARIZATION, FREQUENCY CHANNEL] containing autocorrelations with accumulation length divided out.

#### Return type

numpy.array

#### get\_status()

Get status and error flag dictionaries.

Status keys:

• acc\_len (int): Currently loaded accumulation length in number of spectra.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read only=False)

Initialize the block, setting (or reading) the accumulation length.

#### **Parameters**

**read\_only** (*bool*) – If False, set the accumulation length to the value provided when this block was instantiated. If True, use whatever accumulation length is currently loaded.

```
plot_all_spectra(db=True, show=True, filter_ksize=None)
```

Plot the spectra of all signals, with accumulation length divided out

#### **Parameters**

- **db** (bool) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's show after plotting
- **filter\_ksize** (*int*) If not None, apply a spectral median filter with this kernel size. The kernet size should be odd.

#### Returns

matplotlib.Figure

plot\_spectra(signal block=0, db=True, show=True, filter ksize=None)

Plot the spectra of all signals in a single signal\_block, with accumulation length divided out

#### **Parameters**

- **signal\_block** (*int*) If using multiplexing, plot data for this signal block. If not using multiplexing, this parameter does nothing, and data from all inputs will be plotted. When multiplexing, Each call will plot data for inputs self.n\_signals\_per\_block x signal\_block to self.n\_signals\_per\_block x (signal\_block+1) 1.
- **db** (*boo1*) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's show after plotting
- filter\_ksize (int) If not None, apply a spectral median filter with this kernel size.
   The kernet size should be odd.

#### Returns

matplotlib.Figure

#### set\_acc\_len(acc\_len)

Set the number of spectra to accumulate.

#### **Parameters**

**acc\_len** (*int*) – Number of spectra to accumulate

#### 2.2.12 Correlation Control

**class** casm\_f.blocks.corr.**Corr**(*host*, *name*, *acc\_len=1024*, *logger=None*, *n\_chans=1024*, *n\_signals=64*)

Instantiate a control interface for a Correlation block.

#### **Parameters**

- **host** (*casperfpga*. *CasperFpga*) CasperFpga interface for host.
- **name** (*str*) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- acc\_len (int) Accumulation length initialization value, in spectra.
- **n\_chans** (*int*) Number of frequency channels in the correlation output.
- **n\_signals** (*int*) Number of independent signals which may be correlated.

#### get\_acc\_len()

Get the currently loaded accumulation length in units of spectra.

#### Returns

Current accumulation length

#### Return type

int

```
get_new_corr(signal1, signal2, flush_vacc=True)
```

Get a new correlation. Data are returned with summing factor divided out, and normalized to correspond to an input signal with real and imaginary parts each having a range of  $\pm$ 0.875

#### **Parameters**

- **signal1** (*int*) First (unconjugated) signal index.
- **signal2** (*int*) Second (conjugated) signal index.
- **flush\_vacc** (*bool*) If True, throw away the first accumulation after setting the input selection registers. This is good practice the first time a new signal pair is read.

#### Returns

Complex-valued cross-correlation spectra of *signal1* and *signal2* with accumulation length and frequency summing factor divided out.

#### **Return type**

numpy.array

#### get\_status()

Get status and error flag dictionaries.

Status keys:

• acc\_len: Currently loaded accumulation length in number of spectra.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read only=False)

Initialize the block, setting (or reading) the accumulation length.

#### **Parameters**

**read\_only** (*bool*) – If False, set the accumulation length to the value provided when this block was instantiated. If True, use whatever accumulation length is currently loaded.

```
plot_all_spectra(db=False, show=True)
```

Plot all auto-correlation spectra, with accumulation length divided out.

#### **Parameters**

- **db** (*boo1*) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's show after plotting

#### Returns

matplotlib.Figure

```
plot_corr(signal1, signal2, show=False)
```

Plot a correlation spectra, with accumulation length and frequency summing factor divided out, and normalized to correspond to an input signal with real and imaginary parts each having a range of  $\pm$ 0.875

#### **Parameters**

- **signal1** (*int*) First (unconjugated) signal index.
- **signal2** (*int*) Second (conjugated) signal index.
- **show** (bool) If True, call matplotlib's show after plotting

#### **Returns**

matplotlib.Figure

#### set\_acc\_len(acc\_len)

Set the number of spectra to accumulate.

#### **Parameters**

**acc\_len** (*int*) – Number of spectra to accumulate

#### 2.2.13 Post-FFT Test Vector Control

class casm\_f.blocks.eqtvg.EqTvg(host, name, n\_streams=64, n\_chans=4096, logger=None)

Instantiate a control interface for a post-equalization test vector generator block.

#### **Parameters**

- **host** (*casperfpga*. *CasperFpga*) CasperFpga interface for host.
- **name** (*str*) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_streams** (*int*) Number of independent streams which may be delayed
- **n\_chans** (*int*) Number of frequency channels.

#### get\_status()

Get status and error flag dictionaries.

Status keys:

• tvg enabled: Currently state of test vector generator. True if the generator is enabled, else False.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read only=False)

Initialize the block.

#### **Parameters**

 ${\bf read\_only}~(bool)$  – If True, do nothing. If False, load frequency-ramp test vectors, but disable the test vector generator.

### read\_stream\_tvg(stream, makecomplex=False)

Read the test vector loaded to an ADC stream.

#### **Parameters**

- **stream** (*int*) Index of stream from which test vectors should be read.
- makecomplex (Bool) If True, return an array of 4+4 bit complex numbers, as interpretted by the correlator. If False, return the raw unsigned 8-bit values loaded in FPGA memory.

#### Returns

Test vector array

#### **Return type**

numpy.ndarray

#### tvg\_disable()

Disable the test vector generator

#### tvg\_enable()

Enable the test vector generator.

#### tvg\_is\_enabled()

Query the current test vector generator state.

### Returns

True if the test vector generator is enabled, else False.

#### Return type

bool

#### write\_const\_per\_stream()

Write a constant to all the channels of a stream, with stream i taking the value i.

#### write\_freq\_ramp()

Write a frequency ramp to the test vector that is repeated for all ADC inputs. Data are wrapped to fit into 8 bits. I.e., the test vector value for channel 257 takes the value 1.

#### write\_stream\_tvg(stream, test\_vector)

Write a test vector pattern to a single signal stream.

#### Parameters

- **stream** (*int*) Index of stream to which test vectors should be loaded.
- **test\_vector** (*list or numpy.ndarray*) *self.n\_chans*-element test vector. Values should be representable in 8-bit unsigned integer format. Data are loaded such that the most-significant 4 bits of the test vectors are interpreted as the 2's complement 4-bit real

sample data. The least-significant 4 bits of the test vectors are interpretted as the 2's complement 4-bit imaginary sample data.

### 2.2.14 Equalization Control

**class** casm\_f.blocks.eq.**Eq**(*host*, *name*, *n\_inputs=12*, *n\_parallel\_inputs=6*, *n\_coeffs=512*, *logger=None*) Instantiate a control interface for an Equalization block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- **name** (*str*) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- n\_inputs (int) Number of independent inputs to which coefficients are applied
- n\_parallel\_inputs (int) Number of parallel inputs to which coefficients are applied
- **n\_coeffs** (*int*) Number of coefficients per input stream. Coefficients are shared among neighbouring frequency channels.

#### clip\_count()

Get the total number of times any samples have clipped, since last sync.

#### Returns

Clip count.

#### Return type

int

#### get\_coeffs(inputid, return\_as\_int=False)

Get the coefficients currently loaded. Reads the actual coefficients from the board, returning these either as floats (which may, for example, be modified and then passed back to set\_coeffs) or as an integers with a scaling factor (which reflects precisely the values stored in the firmware registers).

#### **Parameters**

- **inputid** (*int*) ADC inputid index to query.
- **return\_as\_int** (*bool*) If True, return a tuple containing integer coefficients as stored on the FPGA, and a binary point scale. If False, return a floating point interpretation of the coefficients being applied to data.

#### Returns

If return\_as\_int, return a tuple (coeffs, binary\_point). coeffs is an array of self. n\_coeffs coefficients currently being applied. binary\_point is the position of the binary point with which these integers are scaled on the FPGA. If not return\_as\_int, return coeffs, an array of self.n\_coeffs floating point coefficients.

### Return type

(numpy.ndarray, int) or numpy.ndarray

#### get\_status()

Get status and error flag dictionaries.

#### Status keys:

- clip\_count: Number of clip events in the last sync period.
- · width: Bit width of coefficients

- binary\_point: Binary point position of coefficients
- coefficients<n>: The currently loaded, integer-valued coefficients for ADC stream n.

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read\_only=False)

Initialize block.

#### **Parameters**

**read\_only** (*bool*) – If False, set all coefficients to some nominally sane value. Currently, this is 100.0. If True, do nothing.

#### plot\_all\_coefficients(db=False)

Plot EQ coefficients from all input paths.

#### **Parameters**

**db** (*boo1*) – If True, plot 10log10(power). Else, plot linear.

#### set\_coeffs(inputid, coeffs)

Set the coefficients for a data stream. Rounding and saturation will be applied before loading, so the provided coefficients may be integer or floating point.

#### **Parameters**

- **inputid** (*int*) ADC stream index to which coefficients should be applied.
- **coeffs** (*list or numpy.ndarray*) Array of coefficients to load. This should be of length self.n\_coeffs, else an AssertionError will be raised.

#### 2.2.15 Channel Selection Control

class casm\_f.blocks.chanreorder.ChanReorder(host, name, n\_chans=1024, logger=None)

Instantiate a control interface for a Channel Reorder block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_chans** (*int*) Number of channels in the system.

#### initialize(read only=False)

Initialize the block.

#### **Parameters**

**read\_only** (bool) – If True, this method is a no-op. If False, initialize the block with the identity map. I.e., map channel n to channel n.

### n\_parallel\_chans = 8

Number of channels per reorder word

#### read\_reorder(raw=False)

Read the currently loaded reorder map.

#### **Parameters**

**raw** (*bool*) – If True, return the map as loaded onto the FPGA. If False, return the resulting channel map – i.e., the channel ordering being output by this F-engine.

#### Returns

The reorder map currently loaded.

#### Return type

list

#### set\_channel\_order(order)

Re-order channels so that they are sent with the order in the specified map.

There are various requirements of the map which must be met.

- Every integer multiple of  $self.n\_parallel\_chans$  of the map must start on an integer multiple of  $n\_parallel\_chans$ . Eg., for  $n\_parallel\_chans = 8 \ order[0] = 16$  is acceptable. order[0] = 4 is not.
- Blocks of  $n_parallel_channels$  must be consecutive. Eg., if  $n_parallel_chans=8$ , order[16:24] = [0,1,2,3,4,5,6,7] is acceptable. order[16:24] = [0,1,2,3,8,9,10,11] is not.
- The provided map must be *self.n\_chans* elements long.

#### **Parameters**

**order** (*list of int*) – The order to which data should be mapped. I.e., if order[0] = 16, then the first channel out of the F-engine will be channel 16. The order map should meet the above criteria. A ValueError exception will be raised if they are not.

#### 2.2.16 Packetization Control

The packetizer block allows dynamic definition of packet sizes and contents. In firmware, it is a simple block which allows insertion of header entries and EOFs at any point in the incoming data stream. It is up to the user to configure this block such that it behaves in a reasonable manner -i.e.

- Output data rate does not overflow the downstream Ethernet core
- Packets have a reasonable size
- EOFs and headers are correctly placed.

#### **Parameters**

- **host** (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_chans** (*int*) Number of frequency channels in the correlation output.
- **n\_signals** (*int*) Number of independent analog streams in the system
- sample\_rate\_mhz (float) ADC sample rate in MHz. Used for data rate checks.

get\_packet\_info(n\_pkt\_chans, occupation=0.95, chan\_block\_size=8)

Get the packet boundaries for packets containing a given number of frequency channels.

#### **Parameters**

- **n\_pkt\_chans** (*int*) The number of channels per packet.
- occupation (float) The maximum allowed throughput capacity of the underlying link.
   The calculation does not include application or protocol overhead, so must necessarily be
   1.
- **chan\_block\_size** (*int*) The granularity with which we can start packets. I.e., packets must start on an n\*`chan\_block` boundary.

#### **Returns**

packet\_starts, packet\_payloads, channel\_indices

#### packet\_starts

[list of ints] The word indexes where packets start – i.e., where headers should be written. For example, a value [0, 1024, 2048, ...] indicates that headers should be written into underlying brams at addresses 0, 1024, etc.

#### packet\_payloads

[list of range()] The range of indices where this packet's payload falls. Eg: [range(1,257), range(1025,1281), range(2049,2305),  $\dots$  etc] These indices should be marked valid, and the last given an EOF.

#### channel\_indices

[list of range()] The range of channel indices this packet will send. Eg: [range(1,129), range(1025,1153), range(2049,2177), ... etc] Channels to be sent should be re-indexed so that they fall into these ranges.

Write the packetizer configuration BRAMs with appropriate entries.

#### **Parameters**

- packet\_starts (list of int) Word-indices which are the first entry of a packet and should be populated with headers (see get\_packet\_info()
- packet\_payloads (list of range()s) Word-indices which are data payloads, and should be mared as valid (see get\_packet\_info())
- **channel\_indices** (*list of ints*) Header entries for the channel field of each packet to be sent
- ant\_indices (list of ints) Header entries for the antenna field of each packet to be sent
- **dest\_ips** list of str IP addresses for each packet to be sent.
- **dest\_ports** (*list of int*) UDP destination ports for each packet to be sent.
- nchans\_per\_packet (int) Number of frequency channels per packet sent.
- nchans\_per\_xeng (int) Total number of frequency channels sent to each destination IP.
- **n\_signals\_per\_packet** (*int*) Number of signals in each packet sent.
- n\_signals\_per\_xeng (int) Number of signals expected by each destination IP.

• **print** (bool) – If True, print config for debugging

All parameters should have identical lengths.

### 2.2.17 Ethernet Output Control

#### class casm\_f.blocks.eth.Eth(host, name, logger=None)

Instantiate a control interface for a 40 GbE block.

#### **Parameters**

- **host** (*casperfpga*. *CasperFpga*) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

#### add\_arp\_entry(ip, mac)

Set a single arp entry.

#### **Parameters**

- **ip** (*str*) The IP address matching the given MAC in dotted-quad string notation. Eg. '10.10.10.1'.
- mac (int) The MAC address to be loaded to the ARP cache.

#### configure\_source(mac, ip, port)

Configure the Ethernet interface source address parameters.

#### **Parameters**

- **ip** (*str*) IP address of the interface, in dotted-quad string notation. Eg. '10.10.10.1'
- mac (int) MAC address of the interface.
- port (int) UDP source port for packets sent from the interface.

#### disable\_tx()

Disable Ethernet transmission.

#### enable\_tx()

Enable Ethernet transmission.

#### get\_packet\_rate()

Get the approximate packet rate, in packets-per-second.

#### Return pps

Approximate number of packets sent in the last second.

#### Rtype pps

int

#### get\_status()

Get status and error flag dictionaries. See also: status\_reset.

#### Status keys:

- tx\_of: Count of TX buffer overflow events.
- tx\_full : Count of TX buffer full events.
- tx\_vld : Count of 256-bit words marked as valid for transmission.

- tx\_ctr: Count of transmission End-of-Frames marked valid.
- gbps: Approximate Gbits/s transmission rate

#### Returns

(status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read\_only=False)

Initialize the block. See also: configure\_source, which sets transmission source attributes.

#### **Parameters**

**read\_only** (*bool*) – If False, reset error counters. If True, do nothing.

#### reset()

Disable, then reset the 40 GbE core. It must be enabled with enable\_tx before traffic will be transmitted.

#### status\_reset()

Reset all status counters.

### **OUTPUT DATA FORMATS**

This section defines the output packet formats for each of the pipeline output data products. Unless otherwise specified, all data products are transmitted in network- (i.e. big-) endian format.

Packet sizing is partially determined by the pipeline configuration. Specifically:

- NCHAN The number of channels per packet.
- NINPUTS The number of input RF signals on an FPGA board.

In this design:

- NCHAN = TBC
- NINPUT = 12

### 3.1 Voltage Packets

Data from the SNAP board(s) are transmitted as a series of UDP packets, with each packet carrying data for multiple frequencies and multiple inputs. Each packet has an 8 byte header followed by a payload of 4+4 bit complex signed integer data.

Packets are formatted as:

```
struct voltage_packet {
};
```

Packet fields are as follows:

| Field     | Format | Units                       | Description                                                            |
|-----------|--------|-----------------------------|------------------------------------------------------------------------|
| sync_time | ??     | UNIX sec-                   | The timestamp of the spectra in the packet, referenced to ??           |
| chan0     | ??     | chan-<br>nel<br>num-<br>ber | The index of the first frequency channel in this packet's data payload |
| input0    | ??     | in-<br>put<br>num-<br>ber   | The index of the first input in this packet's data payload.            |

| CASM SNAP F-Engine Documentation, Release casm | n_snap | _f-38c64f6:casm_ | _f-1d706078-dirty |
|------------------------------------------------|--------|------------------|-------------------|
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |

### **CHAPTER**

# **FOUR**

# **INDICES AND TABLES**

- genindex
- modindex
- search

| CASM SNAP F-Engine Documentation, Release casm | n_snap | _f-38c64f6:casm_ | _f-1d706078-dirty |
|------------------------------------------------|--------|------------------|-------------------|
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |
|                                                |        |                  |                   |

# **INDEX**

| Adc (class in casm_f.blocks.adc), 17 add_arp_entry() (casm_f.blocks.eth.Eth method), 33 arm_noise() (casm_f.blocks.sync.Sync method), 12 arm_sync() (casm_f.blocks.sync.Sync method), 12 assign_output() (casm_f.blocks.noisegen.NoiseGen method), 20 | <pre>get_acc_len() (casm_f.blocks.autocorr.AutoCorr</pre>                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| C ChanReorder (class in casm_f.blocks.autocorr), 23 Check_firmware_support()                                                                                                                                                                          | <pre>get_build_time() (casm_f.blocks.fpga.Fpga method),</pre>                                                          |
| Delay (class in casm_f.blocks.delay), 21 disable_loopback() (casm_f.blocks.sync.Sync                                                                                                                                                                  | <pre>get_max_delay() (casm_f.blocks.delay.Delay method),</pre>                                                         |
| G get_acc_cnt() (casm_f.blocks.autocorr.AutoCorr method), 24                                                                                                                                                                                          | get_seed() (casm_f.blocks.noisegen.NoiseGen<br>method), 20<br>get_snapshot() (casm_f.blocks.input.Input method),<br>18 |

```
get_status()
                     (casm_f.blocks.autocorr.AutoCorr NoiseGen (class in casm_f.blocks.noisegen), 20
         method), 24
get_status() (casm f.blocks.corr.Corr method), 26
get_status() (casm_f.blocks.delay.Delay method), 22
                                                      Packetizer (class in casm_f.blocks.packetizer), 31
get_status() (casm_f.blocks.eq.Eq method), 29
                                                      period() (casm f.blocks.sync.Sync method), 14
get_status() (casm f.blocks.eqtvg.EqTvg method), 27
                                                      period_pps() (casm_f.blocks.sync.Sync method), 15
get_status() (casm f.blocks.eth.Eth method), 33
                                                      Pfb (class in casm_f.blocks.pfb), 22
get_status() (casm_f.blocks.fpga.Fpga method), 11
                                                      plot_all_coefficients()
                                                                                       (casm_f.blocks.eq.Eq
get_status() (casm_f.blocks.input.Input method), 18
                                                               method), 30
                    (casm_f.blocks.noisegen.NoiseGen
get_status()
                                                      plot_all_spectra() (casm f.blocks.autocorr.AutoCorr
         method), 20
                                                               method), 25
get_status() (casm_f.blocks.pfb.Pfb method), 22
                                                      plot_all_spectra()
                                                                                   (casm_f.blocks.corr.Corr
get_status() (casm_f.blocks.sync.Sync method), 13
                                                               method), 27
get_switch_positions() (casm_f.blocks.input.Input
                                                      plot_corr() (casm_f.blocks.corr.Corr method), 27
         method), 18
                                                      plot_histogram() (casm_f.blocks.input.Input method),
get_tt_of_pps() (casm_f.blocks.sync.Sync method),
                                                      plot_snapshot() (casm_f.blocks.input.Input method),
get_tt_of_sync() (casm_f.blocks.sync.Sync method),
                                                                           (casm_f.blocks.autocorr.AutoCorr
                                                      plot_spectra()
                                                               method), 25
                                                      print_histograms()
                                                                                  (casm_f.blocks.input.Input
initialize() (casm_f.blocks.adc.Adc method), 17
                                                               method), 19
initialize()
                     (casm f.blocks.autocorr.AutoCorr
                                                      R
         method), 25
initialize() (casm_f.blocks.chanreorder.ChanReorder
                                                      read_reorder() (casm_f.blocks.chanreorder.ChanReorder
         method), 30
                                                               method), 30
initialize() (casm_f.blocks.corr.Corr method), 26
                                                      read_stream_tvg()
                                                                                 (casm_f.blocks.eqtvg.EqTvg
initialize() (casm_f.blocks.delay.Delay method), 22
                                                               method), 28
initialize() (casm f.blocks.eq.Eq method), 30
                                                      reset() (casm_f.blocks.eth.Eth method), 34
initialize() (casm_f.blocks.eqtvg.EqTvg method), 28
                                                      reset_error_count()
                                                                                   (casm f.blocks.sync.Sync
initialize() (casm_f.blocks.eth.Eth method), 34
                                                               method), 15
initialize() (casm_f.blocks.input.Input method), 19
                                                      reset_telescope_time()
                                                                                   (casm f.blocks.sync.Sync
initialize()
                    (casm_f.blocks.noisegen.NoiseGen
                                                               method), 15
         method), 21
                                                      rst_stats() (casm_f.blocks.pfb.Pfb method), 23
initialize() (casm f.blocks.pfb.Pfb method), 23
initialize() (casm_f.blocks.sync.Sync method), 14
                                                      S
Input (class in casm f.blocks.input), 17
                                                      set_acc_len()
                                                                           (casm_f.blocks.autocorr.AutoCorr
is_programmed() (casm_f.blocks.fpga.Fpga method),
                                                               method), 25
                                                      set_acc_len() (casm f.blocks.corr.Corr method), 27
                                                      set_channel_order()
                                                               (casm_f.blocks.chanreorder.ChanReorder
load_internal_time()
                             (casm_f.blocks.sync.Sync
                                                               method), 31
        method), 14
                                                      set_coeffs() (casm_f.blocks.eq.Eq method), 30
load_telescope_time()
                             (casm_f.blocks.sync.Sync
                                                      set_delay() (casm_f.blocks.delay.Delay method), 22
         method), 14
                                                      set_fft_shift() (casm f.blocks.pfb.Pfb method), 23
load_timed_sync() (casm_f.blocks.sync.Sync method),
                                                      set_output_sync_rate()
                                                                                  (casm_f.blocks.sync.Sync
         14
                                                               method), 15
                                                      set_seed()
                                                                           (casm_f.blocks.noisegen.NoiseGen
M
                                                               method), 21
MIN_DELAY (casm f.blocks.delay.Delay attribute), 21
                                                      status_reset() (casm_f.blocks.eth.Eth method), 34
                                                      sw_sync() (casm f.blocks.sync.Sync method), 15
Ν
                                                      Sync (class in casm_f.blocks.sync), 12
n_parallel_chans (casm_f.blocks.chanreorder.ChanReorder
         attribute), 30
```

40 Index

### Т

write\_freq\_ramp()

write\_stream\_tvg()

method), 28

method), 28

```
tvg_disable() (casm_f.blocks.eqtvg.EqTvg method), 28
tvg_enable() (casm_f.blocks.eqtvg.EqTvg method), 28
tvg_is_enabled()
                          (casm_f.blocks.eqtvg.EqTvg
        method), 28
U
update_internal_time()
                            (casm_f.blocks.sync.Sync
        method), 15
update_telescope_time() (casm_f.blocks.sync.Sync
        method), 16
uptime() (casm_f.blocks.sync.Sync method), 16
use_adc() (casm_f.blocks.input.Input method), 19
use_counter() (casm_f.blocks.input.Input method), 19
use_noise() (casm_f.blocks.input.Input method), 19
use_zero() (casm_f.blocks.input.Input method), 19
W
wait_for_pps() (casm_f.blocks.sync.Sync method), 16
wait_for_sync() (casm_f.blocks.sync.Sync method),
write_config() (casm_f.blocks.packetizer.Packetizer
        method), 32
write_const_per_stream()
         (casm_f.blocks.eqtvg.EqTvg method), 28
```

(casm\_f.blocks.eqtvg.EqTvg

(casm\_f.blocks.eqtvg.EqTvg

Index 41