# Formalizing Parallelism in the APU

Brian Beckman

PRELIMINARY REVIEW DRAFT; NOT FOR CIRCULATION 1 Mar 2022

C:2

# 1 Prerequisites

We assume a passing familiarity with the APU chip and the APL programming model. In particular, we assume familiarity with section masks, with SB and VR numbers, with their corresponding registers, and with bit-level operations.

The presumed audience is programmers with some mathematical background. The reader should know that an equivalence relation partitions a set into mutually disjoint equivalence classes whose union is the whole set. If that jargon is not familiar, please see the Wikipedia page on equivalence relations:

https://en.wikipedia.org/wiki/Equivalence\_relation

The first few paragraphs of that page should suffice.

The reader must also know the difference between a mathematical *set*, which is unordered, and a mathematical *sequence*, which is ordered. Converting a set to a sequence is *serializing* the set, and the ordering of elements is called a *serial* order.

c:3

# 2 Overview

This paper concerns the conditions under which functions of the state of the APU can be evaluated together, in parallel, that is, in any order.

The APU can execute up to four APL commands at once. An example APL command is the following, command 1:

command 1

$$SM_0X1111: RL = SB[x, y] ^ NRL;$$
 (1)

This command

**1.** takes **sections** 0, 4, 8, 12 of SB[x, y] ...

- **1.1.** x and y denote RN registers containing VR numbers, or, loosely, the VR numbers themselves
  - **1.1.1.** RN means row number, with row being, in this one instance only, one of 24 vector registers, VRs. Elsewhere in this document, row means a row vector, a row in a matrix, or a section in a VR.
- 1.2. SB means section bits, meaning 2048-bit sections of VRs per half-bank, sections constrained by the 16-bit mask to the left of the command.
- 1.3. Each RN or VR number is between 0 and 23, inclusive both ends, and each denotes one of 24 VRs in a half-bank of memory in the machine, with each VR being a matrix of 16 (sections) x 2048 (plats) bits.
- **1.4.** A section is a row vector of 2048 bits per half-bank, 16 half-banks per core, 32,768 bits per core, four cores per chip for a potential of 128K bits per section.
- **1.5.** A *plat* is a column of 16 bits.
- 2. ... combines, by Boolean AND, those four sections from the two VRs x and y
  - **2.1.** The notation SB[x] denotes the specified section of VR[x].
  - **2.2.** The notation SB[x, y] entails an automatic, 0-clock AND of the specified sections of x and y.
  - **2.3.** The notation SB[x, y, z] entails an automatic, 0-clock AND of the specified sections of x, y, and z.
- 3. ... combines, by Boolean XOR, each of the four results, section-wise, with sections 0, 4, 8, 12 of NRL
  - **3.1.** Sections 0, 4, 8, 12 of NRL are equal to sections (-1), 3, 7, 11 of RL.
  - **3.2.** Section (-1) of RL is, by convention, equal to a row of 2048 zeros.
- 4. ... deposits the results in sections 0, 4, 8, 12 of RL.

A command like the following, command 2

command 2

(2)

can run in parallel with command 1 even if z equals either x or y because the section mask of command 2 does not overlap the section mask of command 1. The bits read into RL in command 1 cannot collide with the bits read into RL in command 2. Other, more subtle cases where section masks overlap are presented in the body of the document.

Every APL command corresponds to a mathematical function from a state of the machine to another state of the machine, possibly the same state. The functions corresponding to commands 1 and 2 above are **compatible** or **non-interfering** commands. Compatible and non-interfering are synonyms. The goal of this document is to define *compatible* more precisely.

The mathematical set of all states of (one half-bank of memory in) the machine is extremely large, of size  $S = 2^{831488}$ , as we shall see. The space of functions is exponentially larger, of size  $S^S$ . Only a tiny minority of those functions correspond to APL commands. But we can still, abstractly, classify all functions that don't interfere with one another, that is, all compatible combinations of functions.

The actual APL commands available are a handful, summarized in the next subsection. These commands are parameterized by section masks, by VR numbers, and by particular objects like RL and GGL. If we classify the functions via those parameters into non-interfering groups, then we have a foolproof guide for parallelizing command streams, say in the code-generation phases of an optimizing compiler. This brief document lays the groundwork for such a classification.

### 2.1 Command Reference

In the following précis of the the APL command set, curly braces enclose alternatives, i.e., choose one item out of a set enclosed in curly braces.

| Command           | section | destination      | operator               | source                |     |
|-------------------|---------|------------------|------------------------|-----------------------|-----|
|                   |         |                  |                        |                       |     |
| 1, 2              | msk     | RL               | :=                     | {0, 1}                |     |
| 3-5, 10-15, 18-20 | msk     | RL               | { := ,   = , &= , ^= } | {SB, SRC, SB & SRC}   |     |
| 6, 7              | msk     | RL               | :=                     | SB{   , ^ }SRC        | (3) |
| 8,9               | msk     | RL               | :=                     | {~SB & SRC, SB &~SRC} |     |
| 16, 17            | msk     | RL               | &=                     | {~SB, ~SRC}           |     |
| undoc             | msk     | SB               | :=                     | SRC                   |     |
| undoc             | msk     | {GL, GGL, RSP16} | :=                     | RL                    |     |

SB denotes up to three VRs, as in SB[x], SB[x, y], or SB[x, y, z], and SRC is is one of

$$(INV_{-})$$
? {GL, GGL, RSP16, RL, {N, E, W, S} RL}. (4)

SRC does NOT include any SB!

To count the number of commands, the number of SB notations is  $24 + 24^2 + 24^3 = 14424$  because there may be up to three RNs in an SB notation. The number of SRC notations is 16 including inverses. The number of section masks is 65536.

| Command           | section | destination      | operator             | source                | count          |
|-------------------|---------|------------------|----------------------|-----------------------|----------------|
|                   |         |                  |                      |                       |                |
| 1, 2              | msk     | RL               | :=                   | {0, 1}                | 131072         |
| 3-5, 10-15, 18-20 | msk     | RL               | { := ,   = , &= , ^= | {SB, SRC, SB & SRC}   | 64 284 000     |
| 6, 7              | msk     | RL               | :=                   | SB{   , ^ }SRC        | 30 249 320 (5) |
| 8,9               | msk     | RL               | :=                   | {~SB & SRC, SB &~SRC} | 22686990       |
| 16, 17            | msk     | RL               | &=                   | {~SB, ~SRC}           | 7562330        |
| undoc             | msk     | SB               | :=                   | SRC                   | 104857         |
| undoc             | msk     | {GL, GGL, RSP16} | :=                   | RL                    | 196 608        |

The numbers are only approximate because not all combinations are allowed, but the machine supports roughly 100 billion different commands.

The command set is spelled out in more detail in Appendix 15.

# 3 Description of the Machine

An APU chip has four APU cores. An APU core has 16 banks full of bits (the old name for banks was "half-banks" and you may see variables named h referring to banks because of that old name). Each

bank has a 3D cuboidal memory array, MMB, of 2D sections, 2D vector registers (VRs, aka SBs), and 2D *plats*. Each section, VR, and plat is a 2D *slice* of the 3D cuboid.

In[207]:=

```
With [0 = \{0, 0, 0\}, e1 = \{1, 0, 0\}, e2 = \{0, 1, 0\}, e3 = \{0, 0, 1\}, s = .25, d = 1.5\},
 Graphics3D[{Opacity[1], Table[
     Cuboid[o + d k e2, 96 e1 + s + d k e2 + 16 e3],
     {k, 25}]},
  ViewCenter \rightarrow {1 / 2, 1 / 2, 1 / 2}, ViewPoint \rightarrow {1.65, 2.4, 1.5},
  AxesLabel → {Style["2048 Plats", Red, Bold, 12],
     Style["24 SB + 1 RL", Red, Bold, 12], Style["16 Sections", Red, Bold, 12]},
  Axes → True, AxesStyle → LightGray, Boxed → False,
  AspectRatio \rightarrow {1, 1, 1}, ImageSize \rightarrow 575]]
```

Out[207]=



64 copies of that, for about 50 Mibi bits:

```
In[208]:=
```

```
16 * 2048 * 24 * 64
Out[208]=
```

50 331 648

For HDC, that amounts to 6144 bit-vectors of length 8129. Though shifts work only within half-banks of 2048 bits.

The bank also has a **Read Latch** (**RL**), of the same shape as a VR. Finally, the bank has three aggregator objects: **GL**, **GGL**, and **RSP16** of various shapes, described below.

# 3.1 Read-Write Inhibit, Extended Write Enable

The machine also has a RWI (Read-Write Inhibit) object and an EWE (Extended Write Enable) object, each of the same shape as a VR. Future versions of APL will have commands for manipulating this

object. Because APL does not currently support them, we do not consider them further in this document. However, in future documents that address markers and Tartan, RWI and EWE will be critical.

**UPDATE**: as of June 2023, Belex in Python fully supports RWI and EWE. These are critical for powersaving because they allow us to turn off columns of zeros.

## 3.2 Caches and I/O

The machine has four levels of cache and complex I/O protocols for loading data into the MMBs. They are the subject of other documents, except that L1 is mentioned here.

# 3.3 Notes from the Hardware-Design Doc

The MMB is the block of memory in the APC in which logical computations take place. It receives R/W control signals from the WGM to effect the desired computations.

The MMB is 1536 = 24 \* 16 \* 4 rows (wordline = wl) of bits tall --- 24 SBs with 16 sections each in 4 APUC cores --- and 4096 columns (bitline = bl) wide --- two half-banks of 2048 bits width each (half-banks are now called banks).

All 6M cells (4096 \* 1536 = 6291456) in the MMB are constructed with custom 10T cells to support Selective Write functionality.

The 1536 rows in the MMB are sub-divided into 4 "Banks" – 384 (24 \* 16) rows/bank. The 4 banks share the same R/W ctrl signals, and therefore always perform the same computations (on different data).

The 384 rows in each MMB bank are sub-divided into 16 "Sections" – 24 rows/section. Therefore, each bl in an MMB bank is composed of 16 "bl\_sects" (aka sections) containing 24 cells/bl\_sect. Each section receives unique R/W ctrl signals from the WGM.

The 16 sections in each MMB bank are sub-divided into 4 "Groups" (aka nibbles) of 4 sections. Each MMB group is connected to a distinct L1 group via a dedicated vd4 vertical data line. Consequently, 4  $L1 \leftrightarrow MMB$  data transfers can occur simultaneously per bank of L1 & MMB.

The 4096 columns in the MMB are sub-divided into "Low-Order and High-Order Banks" - 2048 columns/half. The Half-Banks straddle the xbar area below the WGM, and are labeled "MMBL" & "MMBH" in Figure 1c. The 2048 columns in an MMB Half-Bank:

- Support vd4 (GGL) functionality with the 2048 columns in the corresponding L1 Half-Bank.
- Support vd16 (GL) functionality within the MMB Half-Bank.
- Support RSP functionality.

# 4 State of the Bank

Leslie Lamport (Turing Laureate, 2013) wrote an important book called "Specifying Systems."

https://lamport.azurewebsites.net/tla/book.html

It delivers the best method that I know for formally specifying parallel and distributed systems. "Formally," here, means "in a machine-checkable way." Specifications written in Lamport's formal language can be machine-checked in a variety of ways, sometimes even proved mathematically. I borrow ideas and notation from Lamport's book.

### 4.1 Immutability and State Functions

The most important notational device we borrow from Lamport is the prime to decorate variables whose values are "changed" in a step of a machine calculation. To reason mathematically, variables must be immutable within their scope, that is, ironically, constant. In a circular definition, the scope of a variable is the region of program text or of mathematical text in which the variable has a fixed value. Mathematical variables may have different values in different scopes, but, within a scope, they have a single value. The following makes no sense in a single scope, mathematically, even though its meaning is obvious to a programmer:

```
x = x + 1
x == 2
```

To reason mathematically about the computation implied above, we write, instead

```
\times = 1
\times' = \times + 1
x == 1 && x' == 2
```

The scope of the two variables, x and x', is a step, which is formally defined below as a pair of contiguous states in a behavior. We encode steps as functions from an input state of the machine, described by variables without primes, to an output state of the machine, described by variables with primes.

A collection of variables with primes in the after-state has the same shape as a collection of variables without primes in the before-state.

The last line above denotes an action, which is an assertion --- a Boolean function of a step --- which happens to be true of this step. The prime reminds us that the two variables x and x' are related, sequentially, by the step, but also that they are not the same. If you understand this point, you may skim the material below on steps, behaviors, actions, and temporal logic.

This document has several formal checks and illustrations, but is not a fully formal spec.

### 4.2 MMB State is the Union of Array Variables

Lamport's way of defining a state is an association of values to variables (he uses the words "assignment" of values to variables instead of "association." We avoid the word "assignment" because it connotes the programmer's idea of changing the values of variables, which is not mathematically sensible within a step or scope).

Lamport's definition is so important that it merits a slogan to memorize:

#### A state is an association of values to variables.

Naturally, we write states as equations: **state equations**. If V is a variable and v is a value, then V = v is a state equation.

Every variable in a state has one value, but not vice versa. Some values may associate to more than one variable. Thus, association of values to variables means a partial function from variables to values. We say partial because some variables may not have values specified in a state. In fact, the space of variables includes all possible variables in the entire Universe, at least for an open system. Because the number of such variables is infinite, any finite listing of variables and their values leaves an infinite number of variables with unspecified values. This point is not relevant for calculations within the bank, but should be borne in mind for mathematical reasoning.

The space of values in the bank is the Booleans, isomorphic to the set of numbers  $B = \{1, 0\}$ . A state of the bank, then, is an association of 1 or 0 to every pertinent variable. What are the pertinent variables?

A bank is divided into 5 arrays, {MMB, RL, GL, GGL, RSP16} (sometimes, the L1 cache is included as a sixth array in the state, but not in this document). The first array, MMB, has three indices,  $v_{\text{MMB}}$ ,  $p_{\text{MMB}}$ ,  $s_{\text{MMB}}$ , each index drawn from a respective **index set** of non-negative integers:

$$v_{\text{MMB}} \in V = \{0, 1, 2, ..., 23\}$$
  
 $p_{\text{MMB}} \in P = \{0, 1, 2, ..., 2047\}$   
 $s_{\text{MMB}} \in S = \{0, 1, 2, ..., 15\}$  (6)

The indices of MMB always appear in that order,  $v_{\text{MMB}}$ ,  $p_{\text{MMB}}$ ,  $s_{\text{MMB}}$ . The order is easy to remember because v, p, s sounds like "GPS;" both are ways of specifying locations. A particular sequential triple of index numbers,  $\{v_{\text{MMB}} \in V, p_{\text{MMB}} \in P, s_{\text{MMB}} \in S\}$ , (here, using Mathematica's curly braces to denote a sequence, not a set), locates a specific bit in arras MMB.

Each *indexed expression* of the form MMB[ $v_{\text{MMB}}$ ,  $p_{\text{MMB}}$ ,  $s_{\text{MMB}}$ ] is a distinct variable in the state of the MMB. For instance, MMB[3, 42, 6] and MMB[14, 999, 2] are distinct variables because each can associate to 1 or 0 independently. There are four, independent states specified by these two variables alone. To specify one, entire state of the MMB 3D array, we need  $||V|| \times ||P|| \times ||S|| = 786432$  Boolean-valued variables. There are 2<sup>786432</sup> distinct states of the MMB, each an independent association of a 1 or 0 to

each of the 786 432 variables.

How many variables do we need to specify the states of all 5 array, the state of the entire bank?

Write MMB[V, P, S], with the names of the index sets in place of indices, to mean the entire set of 786 432 MMB variables, the entire set of indexed expressions MMB[ $v_{\text{MMB}}$ ,  $p_{\text{MMB}}$ ,  $s_{\text{MMB}}$ ]. Likewise for the other 4 arrays:

set notation

$$\begin{aligned} & \mathsf{MMB}[V,P,S] \overset{\mathrm{def}}{=} \{ \mathsf{MMB}[v_{\mathsf{MMB}},p_{\mathsf{MMB}},s_{\mathsf{MMB}}], v_{\mathsf{MMB}} \in V, p_{\mathsf{MMB}} \in P, s_{\mathsf{MMB}} \in S \} \\ & \mathsf{RL}[P,S] \overset{\mathrm{def}}{=} \{ \mathsf{RL}[p_{\mathsf{RL}},s_{\mathsf{RL}}], p_{\mathsf{RL}} \in P, s_{\mathsf{RL}} \in S \} \\ & \mathsf{GL}[P] \overset{\mathrm{def}}{=} \{ \mathsf{GL}[p_{\mathsf{GL}}], p_{\mathsf{GL}} \in P \} \\ & \mathsf{GGL}[P,G] \overset{\mathrm{def}}{=} \{ \mathsf{GGL}[p_{\mathsf{GGL}},g_{\mathsf{GGL}}], p_{\mathsf{GGL}} \in P, g_{\mathsf{GGL}} \in G \} \\ & \mathsf{RSP16}[R,S] \overset{\mathrm{def}}{=} \{ \mathsf{RSP}[r_{\mathsf{RSP16}},s_{\mathsf{RSP16}}], r_{\mathsf{RSP16}} \in R, s_{\mathsf{RSP16}} \in S \} \end{aligned}$$

where

$$p_{RL} \in P$$
 same  $P$  as for MMB  
 $s_{RL} \in S$  same  $S$  as for MMB  
 $p_{GL} \in P$  same  $P$   
 $p_{GGL} \in P$  same  $P$   
 $g_{GGL} \in G = \{0, 1, 2, 3\}$   
 $r_{RSP16} \in R = \{0, 1, 2, ..., 127\}$   
 $s_{RSP16} \in S$  same  $S$  as for MMB

The set of variables of the bank is the union of these sets of array variables:

$$BANK[V, P, S, G, R] \stackrel{\text{def}}{=} MMB[V, P, S] \cup RL[P, S] \cup GL[P] \cup GGL[P, G] \cup RSP16[R, S]$$

$$(9)$$

Each set of array variables is equivalent to the Cartesian product of its index sets. There are

union of cartesians

$$\|V\| \times \|P\| \times \|S\| = 786432$$
 variables necessary to specify one state of MMB  $\|P\| \times \|S\| = 32768$  variables necessary to specify one state of RL  $\|P\| = 2048$  variables necessary to specify one state of GL  $\|P\| \times \|G\| = 8192$  variables necessary to specify one state of GGL  $\|R\| \times \|S\| = 2048$  variables necessary to specify one state of RSP16

The total number of variables is the sum of these mutually disjoint counts: 831488 variables, one for each bit in each array in the bank. Assigning a 1 or a 0 to each of these 831488 variables yields 2831488 distinct states of the entire bank.

# 4.3 State Tuples

A state tuple is a 5-bit object that independently specifies the state of 5 array variables. The expression

state tuple « MMB[ $v_{MMB}$ ,  $p_{MMB}$ ,  $s_{MMB}$ ], RL[ $p_{RL}$ ,  $s_{RL}$ ], GL[ $p_{GL}$ ], GGL[ $p_{GGL}$ ,  $q_{GGL}$ ], RSP16[ $r_{RSP16}$ ,  $s_{RSP16}$ ]» (11)

has 10 indices and 5 Boolean values, one for each indexed array-variable expression. A particular state tuple, for example, might be

$$(12)$$
  $(12)$ 

State tuples are combinations, not sets, of array variables. State tuples do not enumerate states. The number of distinct state tuples is the product of array-variable sizes, rather than the sum,  $||V|| \times ||P||^4 \times ||S||^3 \times ||G|| \times ||R|| = 3 \times 2^{68}$ , stupendously larger than the 831488 Boolean values that specify a state. Because each state tuple has five bits, the number of state-tuple values is  $(2^5 = 32) \times 3 \times 2^{68} = 3 \times 2^{73}$ .

Specifying the entire state via state tuples requires only 831488 state tuples. We show one way to choose those tuples in the following section.

# 4.4 Var (k): Serializing State Variables

Let's put state variables in a canonical, serial order, say left-to-right, then row-major order (right-most index increasing fastest) for each array. Imagine a linear, 0-based index,  $k_0 \in \{0, 1, ..., 831487\}$ , that identifies each of the 831 488 variables. The smallest 786 432 values of  $k_0$  specify variables in MMB in row-major order, the next larger 32 768 values of  $k_0$  specify variables in RL in row-major order, and so on. Letting // denote integer quotient and % integer remainder, as in Python, define  $Var(k_1 = k_0 + 1)$  by the piecewise formula (formally spot-checked in the Appendix of this document)

def of var k

$$Var(k_{0}+1) \stackrel{\text{def}}{=} \begin{cases} \text{MMB}[k_{0} / / 32768, (k_{0} / / 16) \%2048, k_{0} \%16]]} & 0 \leq k_{0} < 786432 \\ \text{RL}[(k_{0} ' / / 16) \%2048, k_{0} \%16]] & 0 \leq k_{0} ' < 32768, k_{0} ' = k_{0} - 786432 \\ \text{GL}[k_{0} ' ' \%2048] & 0 \leq k_{0} ' ' < 2048, k_{0} ' ' = k_{0} ' - 32768 \\ \text{GGL}[(k_{0} ' ' ' / 4) \%2048, k_{0} ' ' \%4] & 0 \leq k_{0} ' ' < 8192, k_{0} ' ' = k_{0} ' - 2048 \\ \text{RSP}[(k^{\text{iv}} / / 16) \%128, k_{0}^{\text{iv}} \%16] & 0 \leq k_{0}^{\text{iv}} < 2048, k_{0}^{\text{iv}} = k_{0} ' ' - 8192 \end{cases}$$

The definition is in terms of  $Var(k_0 + 1)$  because  $k_0$  starts at 0, as in Python and C, but mathematical indices normally begin with 1.

We might write out the inverse mapping (from state variables to indices) just as easily, but we shall not need it. The point is simply to show a 1-to-1 and onto correspondence between the numbers  $k_0 + 1 \in \{1, 2, ..., 831488\}$  and the state variables. Pick any  $k_0$  and we can find a state variable, and vice versa.

# 5 Behaviors, Steps, Actions

Let  $\Psi$  be the set of all possible states of a bank, i.e., associations of Boolean values to all 831488 variables), and let  $\psi_i$  be the *i*-th state in  $\Psi$ , one of the  $2^{831488}$  distinct states in  $\Psi$ .  $\psi_i$  is a vector with 831 488 Boolean-valued slots, one slot for each of the 831 488 variables. The slots are in a canonical, serial order as outlined in Section 4.4 above;  $\psi_{ik}$  means the k-th slot of vector  $\psi_i$ , k beginning at 1.  $\psi_{ik}$  is a Boolean scalar value.

A **behavior** is a zero-based, infinite sequence of states,  $(\psi_0, \psi_1, \psi_2, ...)$ . A **specification** of the machine, including all possible algorithms that it can execute, is a characterization of all allowed behaviors in terms of steps and actions.

A **step** is a contiguous pair of states in a behavior,  $(\psi_i, \psi_{i+1})$  for all  $i \in \{0, 1, 2, ...\}$ .

An *action* is a Boolean-valued function of a step. An *action is true of a step* if the specification allows the step, that is, if the step is in at least one allowed behavior. We write the specification as a collection of actions and a collection of temporal formulas: Boolean-valued combinations of actions that are true or false of a behavior. More about temporal formulas later.

To write actions conveniently, we put primes on the names of the variables of the second state of the step. The states in a step have exactly the same shapes, however, so we can write a step with two sets of similar-looking variables, differing only by primes. We can abbreviate further by not writing out variables that don't change in a step. The notational device of primes lets us write programmer-style assignment statements as mathematical equations with clear semantics.

For example, consider a simple command

first simple command

$$SM_0X0001$$
:  $SB[x]' = RL$ ; (14)

This command sets the bits in section 0 of SB[x] to the bits in section 0 of RL --- the **section mask**, 0X0001, pertains to the entire command: the left-hand and right-hand sides of the assignment equation. The "1" in the section mask SM\_0X0001 means that bit number 0, the rightmost bit in the mask, is ON, specifying the single section 0. The section number 0 is an exponent of 2 in the section mask, so  $2^0 = 1 = 0 \times 0001$ . The x in **SB**[x] 's stands for one of 16 RN registers that can each contain one of 24 VR numbers, say VR number 9. We finesse registers and think of x just as a VR number in [0..24).

### 5.1 Slice Notation

Only 4096 state variables, corresponding to the 2048 plats in section 0 of MMB and the 2048 plats in section 0 of RL, are involved in this command. We needn't write down all 831488 variables. In fact, let's modify the set notation we had in Definition 7. In that definition, we wrote MMB[V, P, S] to mean the unordered set of all MMB variables. Let's reuse the notation to mean serializing and slicing those variables in row-major order, as described in Section 4.4. This is just what Python's array library, numpy, does. Letting x = 9, write the state of the bank, before running Command 14, as P-slices of MMB and RL variables (in numpy, one would write double-colon instead of *P*):

mix and match sets and sequences

$$\psi = \{ MMB[9, P, 0] = b_{2048} \} \cup \{ RL[P, 0] = c_{2048} \}$$
(15)

where  $b_{2048}$  and  $c_{2048}$  are arbitrary but known bit-vectors of length 2048. The scope of P is one pair of curly braces, so the P in {MMB[9, P, 0] =  $b_{2048}$ } and the P in {RL[P, 0] =  $c_{2048}$ } are mutually independent. The state in Equation 15 is expressed as an unordered set of associations of values to variables, but each association is in lock-step, *P*-wise, for example:

$$\{MMB[9, 42, 0] = b_{2048}[42], MMB[9, 817, 0] = b_{2048}[817], ...\}$$
 (16)

A more standard presentation would be set-comprehension notation, as in

$$\psi = \{MMB[9, P, 0] = b_{2048}[P], P \in \{0, 1, ..., 2047\}\}$$

but it's longer than the slice notation.

The slice notation in Equation 15 stands for 4096 associations of values to variables: a set of 2048 MMB state equations union a set of 2048 RL state equations.

After command 14 executes, write the state, with a prime, as the following equation:

a state after 
$$\psi' = \{\mathsf{MMB}'[9, P, 0] = \mathsf{RL}[P, 0]\} \tag{17}$$

a P-wise slice, summarizing 2048 equations, similar to the slice in Equation 15, except that here, the two P indices are the same because they're in the same scope: inside the same pair of curly braces.

We didn't bother to write the 2048 equations  $\{RL'[P, 0] = RL[P, 0]\}$  because the state of RL didn't change.

# 5.2 Action of a Step

An action of a step  $(\psi, \psi')$  built from Equations 15 and 17, for any VR number x and any single section, is the following Boolean-valued action function, true if the equation on the right-hand side is true:

SingleSectionWrite(
$$\psi$$
,  $\psi$ ',  $x$ ,  $s$ )  $\stackrel{\text{def}}{=}$  MMB'[ $x$ ,  $P$ ,  $s$ ] = RL[ $P$ ,  $s$ ] (18)

(note the primes) where now, the notation on the right stands for the Boolean AND of 2048 equations:

single section write

$$SingleSectionWrite(\psi, \psi', x, s) \stackrel{\text{def}}{=}$$

$$MMB'[x, 0, s] \in \psi' = RL[0, s] \in \psi \qquad \wedge$$

$$MMB'[x, 1, s] \in \psi' = RL[1, s] \in \psi \qquad \wedge$$

$$\dots \qquad \wedge$$

$$MMB'[x, 2047, s] \in \psi' = RL[2047, s] \in \psi$$

$$(19)$$

This is obviously true for the step  $(\psi, \psi')$  built from Equations 15 and 17.

# 6 Temporal Formulas

An action is true or false of a step, but a temporal formula is true or false of a behavior, an infinite sequence of states and steps. How can we get from actions to temporal formulas for the APU?

Imagine a dumbed-down APU that can only do single-section SB-write commands as in Definition 19. An almost-good temporal formula for this dumbed-down APU will assert that all variables in any

initial state have Boolean values and that every step is a single-section SB-write step. By convention, in Lamport's methodology, we must also allow **stuttering steps**, those in which the state does not change. Stuttering steps let us compose the specification of the machine with the specifications of peripherals like I/O boards, which may have different timings. The conventional way to write the specification of the machine, then, is, semi-formally,

Init 
$$\stackrel{\text{def}}{=}$$
 every value in  $\psi_0$  is either 1 or 0

Next $(x,s) \stackrel{\text{def}}{=}$  SingleSectionWrite $(\psi,\psi',x,s)$  (20)

Spec  $\stackrel{\text{def}}{=}$  Init  $\Lambda \square$  (SingleSectionWrite $(\psi,\psi',x,s)$ )

where the box character, □, means "always true."

# 7 State Functions

Let f be a **state function** that transforms a state  $\psi_i$  into another state  $f(\psi_i)$ , possibly into the same state  $\psi_i$ . The value of the state function,  $f(\psi_i)$ , like  $\psi_i$ , is a vector with with 831488 Boolean-valued slots. State functions help us to write steps, so that

$$(\psi_i, \psi_{i+1}) = (\psi_i, f(\psi_i))$$
 (21)

# 7.1 VarsChangedBy and VarsUnchangedBy

The function f may not affect all the bits in the state. For example, for a particular state  $\psi_i$ , the vector

del of i f

$$\nabla(i, f) \stackrel{\text{def}}{=} \psi_i \operatorname{XOR} f(\psi_i) \tag{22}$$

has 0 precisely in those slots unchanged by  $f(\psi_i)$ . The vector  $\nabla(i, f)$  has 831 488 slots, just as do  $\psi_i$  and  $f(\psi_i)$ .

The OR of  $\nabla(i, f)$  across all states

del of f

$$\nabla(f) \stackrel{\text{def}}{=} \mathsf{OR}_{i=1}^{2^{831488}} \nabla(i, f) = \mathsf{OR}_{i=1}^{2^{831488}} [\psi_i \mathsf{XOR} f(\psi_i)]$$
 (23)

has 0 in only those slots that f does not change for any input state  $\psi_i$ . The ones and zeros in  $\nabla(f)$ partition the 831488 variables into two, disjoint subsets. One subset, VarsChangedBy(f), contains those variables that f changes for at least one input state  $\psi_i$ . Those variables correspond to the indices of the ones in  $\nabla(f)$ :

vars changed by

$$VarsChangedBy(f) \stackrel{\text{def}}{=} \{Var(k_1 \in \{1, 2, ..., 831488\}) \text{ such that } \nabla(f)_{k_1} = 1\}$$
 (24)

where  $Var(k_1)$  is defined in Definition 13.

The other subset, **VarsUnchangedBy**(f), contains those variables that f never changes, corresponding

to the indices of the zeros in  $\nabla(f)$ :

vars unchanged by

$$VarsUnhangedBy(f) \stackrel{\text{def}}{=} \{ Var(k_1 \in \{1, 2, ..., 831488\}) \text{ such that } \nabla(f)_{k_1} = 0 \}$$
 (25)

The only difference between Definitions 24 and 25 is the 1 or 0 at the extreme right.

c:11

### 7.1.1 Examples

The function, g, corresponding to Command 1 above

function 1

$$g \simeq SM_0X1111: RL' = SB[x,y] ^ NRL;$$
 (26)

with "≅" meaning "corresponding to," can only change bits in sections 0, 4, 8, and 12 of RL, so VarsChangedBy(g) includes all  $4 \times 2048 = 8192$  variables for those sections of RL and VarsUnchangedBy(g) includes all other variables of the bank.

For another example, consider a tiny machine, with three state variables,  $m_1$ ,  $m_2$ ,  $r_1$  and eight states:

```
m_1 m_2 r_1
            0 0 0
            0 0 1
Grid |\psi_4|
            0 1 1,
            1 0 0
            1 0 1
            1 1 0
        \psi_8 1 1 1
  Frame → {
     None, None,
     \{\{\{1, 1\}, \{2, 4\}\}\} \rightarrow True,
       \{\{2, 9\}, \{1, 1\}\} \rightarrow \mathsf{True},
       \{\{2, 9\}, \{2, 4\}\} \rightarrow True\}\}
```

Out[0]=

```
0
1 1 0
  1
```

A similar table for a full bank has 831488 columns and 2831488 rows, so obviously exists only in our imaginations.

Now consider a function f that copies the value of the  $r_1$  slot of its input state into the  $m_2$  slot of its output state. In state-tuple notation:

$$f(\langle [m_1, m_2], [r_1] \rangle) = \langle [m_1, r_1], [r_1] \rangle$$
(27)

For the corresponding command, one might write

$$m2 := r1$$
 (28)

Look at the results of  $f(\psi_i)$  and  $\psi_i \vee f(\psi_i)$  in the table below, with  $\vee$  meaning XOR. Observe that the only variable (column) with ones in it is  $m_2$  (highlighted), the only variable changed by f. OR'ing down the rows produces  $\nabla(f)$ , which has the same shape as a state, so we can talk about its variables, too. If variable  $\nabla(f)_k = 1$ , then  $\nabla(f)_k$  is in VarsChangedBy(f), else  $\nabla(f)_k$  is in VarsUnchangedBy(f) -- k now means  $k_1$ . The last, lonely row of the table below shows the partitioning into  $VarsChangedBy(f) = \{m_2\}$ and  $VarsUnchangedBy(f) = \{m_1, r_1\}.$ 

```
m_1 m_2 r_1
                  \psi_1 0 0 0 "f(\psi_1)" 0 0 0 "\psi_1 \veebar f(\psi_1)" 0 0 0
                  \psi_2 0 0 1 "f(\psi_2)" 0 1 1 "\psi_2 \vee f(\psi_2)" 0 1 0
                  \psi_3 0 1 0 "f(\psi_3)" 0 0 0 "\psi_3 \lor f(\psi_3)" 0 1 0
                 f \psi_4 \ 0 \ 1 \ 1 \ "f(\psi_4)" \ 0 \ 1 \ 1 \ "\psi_4 \lor f(\psi_4)" \ 0 \ 0
In[0]:=
                  \psi_5 1 0 0 "f(\psi_5)" 1 0 0 "\psi_5 \veebar f(\psi_5)" 0 0 0 '
                  \psi_6 1 0 1 "f(\psi_6)" 1 1 1 "\psi_6 \vee f(\psi_6)" 0 1 0
                  \psi_7 1 1 0 "f(\psi_7)" 1 0 0 "\psi_7 \veebarf(\psi_7)" 0 1 0
                  \psi_8 1 1 1 "f(\psi_8)" 1 1 1 "\psi_8 \lor f(\psi_8)" 0 0 0
                                                             "∇(f)" 0 1 0
           Background → {None, None, {{\{1, 10\}, \{11, 11\}}\} → LightYellow}},
           Frame → {
               None, None,
               \{\{\{1, 1\}, \{6, 8\}\}\} \rightarrow True,
                 \{\{2, 9\}, \{5, 5\}\} \rightarrow True,
                 \{\{2, 9\}, \{6, 8\}\} \rightarrow True,
                 \{\{1, 1\}, \{10, 12\}\} \rightarrow True,
                 \{\{2, 9\}, \{9, 9\}\} \rightarrow True,
                 \{\{2, 9\}, \{10, 12\}\} \rightarrow True,
                 \{\{1, 1\}, \{2, 4\}\} \rightarrow True,
                 \{\{2, 9\}, \{1, 1\}\} \rightarrow \mathsf{True},
                 \{\{2, 9\}, \{2, 4\}\} \rightarrow True,
                 \{\{10, 10\}, \{9, 9\}\} \rightarrow True,
                 \{\{10, 10\}, \{10, 12\}\} \rightarrow \mathsf{True}\}\}
```

Out[0]=

|          | $m_1$ | $m_2$ | $r_1$ |             | $m_1$ | $m_2 \\$ | $r_1$ |                            | $m_1$ | $m_2$ | $r_1$ |
|----------|-------|-------|-------|-------------|-------|----------|-------|----------------------------|-------|-------|-------|
| $\psi_1$ | 0     | 0     | 0     | $f(\psi_1)$ | 0     | 0        | 0     | $\psi_1 \veebar f(\psi_1)$ | 0     | 0     | 0     |
| $\psi_2$ | 0     | 0     | 1     | $f(\psi_2)$ | 0     | 1        | 1     | $\psi_2 \forall f(\psi_2)$ | 0     | 1     | 0     |
| ψ3       | 0     | 1     | 0     | $f(\psi_3)$ | 0     | 0        | 0     | $\psi_3 \veebar f(\psi_3)$ | 0     | 1     | 0     |
| $\psi_4$ | 0     | 1     | 1     | $f(\psi_4)$ | 0     | 1        | 1     | $\psi_4 \forall f(\psi_4)$ | 0     | 0     | 0     |
| $\psi_5$ | 1     | 0     | 0     | $f(\psi_5)$ | 1     | 0        | 0     | $\psi_5 \forall f(\psi_5)$ | 0     | 0     | 0     |
| $\psi_6$ | 1     | 0     | 1     | $f(\psi_6)$ | 1     | 1        | 1     | $\psi_6 \forall f(\psi_6)$ | 0     | 1     | 0     |
| $\psi_7$ | 1     | 1     | 0     | $f(\psi_7)$ | 1     | 0        | 0     | $\psi_7 \veebar f(\psi_7)$ | 0     | 1     | 0     |
| $\psi_8$ | 1     | 1     | 1     | $f(\psi_8)$ | 1     | 1        | 1     | $\psi_8 \veebar f(\psi_8)$ | 0     | 0     | 0     |
|          |       |       |       |             |       |          |       | ∇(f)                       | 0     | 1     | 0     |
|          |       |       |       |             |       |          |       |                            |       |       |       |

c:12

# 7.1.2 By Equivalence Relation

A more conventional way of partitioning is to define an equivalence relation on variables and then to observe its equivalence classes. Let us say that two variables,  $x_1$  and  $x_2$ , with indices  $k_1$  and  $k_2$ , are equivalent to change under f, written  $x_1 \stackrel{f}{\sim} x_2$ , iff [sic, if and only if] they have the same value, 0, or 1, under  $\nabla(f)$ :

$$x_1 \stackrel{!f}{\sim} x_2$$
 iff  $\nabla(f)_{k_1} = \nabla(f)_{k_2}$  (29)

that is, that they're both changed by f or they're both not changed by f. The relation  $\stackrel{!f}{\sim}$  is obviously reflexive, symmetric, and transitive, being based on equality of bits. Thus,  $\overset{!f}{\sim}$  is an equivalence relation. As with any equivalence relation,  $\stackrel{!f}{\sim}$  induces a partition of the variables into equivalence classes, precisely VarsChangedBy(f) and VarsUnchangedBy(f). Explicitly, partitioning means

changed unchanged

$$VarsChangedBy(f) \cap VarsUnchangedBy(f) = \emptyset$$
 the empty set  
 $VarsChangedBy(f) \cup VarsUnchangedBy(f) = \emptyset$  the set of all variables (30)

Formula 30 is highlighted because it and its four friends immediately below, are important to remember.

# 7.2 VarsUsedBy and VarsUnusedBy

If the k-th variable,  $v_k$ , is not used by f, then the output of f doesn't depend on  $v_k$ . The output for all input states with  $v_k = 0$  equals the output for all input states with  $v_k = 1$ , ignoring  $v_k$  on the output side. For instance, in the table below, the output columns for  $m_2$  and  $r_1$  for input  $m_1 = 0$ , highlighted in green in the first four rows wherein  $m_1 = 0$ , are equal to the output columns for  $m_2$  and  $r_1$ , wherein  $m_1$  = 1, highlighted in blue in the *last* four rows. The blue and green blocks on the right are equal. That means that  $m_1$  didn't affect the output.

```
m_1 m_2 r_1
                                   m_1 \ m_2 \ r_1
        \psi_1 0 0 0 "f(\psi_1)" 0 0 0
        \psi_2 0 0 1 "f(\psi_2)" 0 1 1
        \psi_3 0 1 0 "f(\psi_3)" 0 0 0
Grid |\psi_4| 0 1 1 "f(\psi_4)" 0 1 1,
        \psi_5 1 0 0 "f(\psi_5)" 1 0 0
        \psi_6 1 0 1 "f(\psi_6)" 1 1 1
        \psi_7 1 1 0 "f(\psi_7)" 1 0 0
        \psi_8 1 1 1 "f(\psi_8)" 1 1 1
  Background → {
     None, None,
     \{\{\{2,5\},\{2,2\}\} \rightarrow LightGreen,
       \{\{2, 5\}, \{7, 8\}\} \rightarrow LightGreen,
       \{\{6, 9\}, \{2, 2\}\} \rightarrow LightBlue,
       \{\{6, 9\}, \{7, 8\}\} \rightarrow LightBlue\}\},\
  Frame → {
     None, None,
     \{\{\{1, 1\}, \{6, 8\}\}\} \rightarrow True,
       \{\{2, 9\}, \{5, 5\}\} \rightarrow True,
       \{\{2, 9\}, \{6, 8\}\} \rightarrow True,
       \{\{2, 9\}, \{9, 9\}\} \rightarrow True,
       \{\{1, 1\}, \{2, 4\}\} \rightarrow True,
       \{\{2, 9\}, \{1, 1\}\} \rightarrow \mathsf{True},
       \{\{2, 9\}, \{2, 4\}\} \rightarrow True\}\}
```

Out[0]=

|          | $m_1$ | $m_2$ | $r_1$ |                     | $m_1$ | $m_2$ | $r_1$ |
|----------|-------|-------|-------|---------------------|-------|-------|-------|
| $\psi_1$ | 0     | 0     | 0     | $f(\psi_1)$         | 0     | 0     | 0     |
| $\psi_2$ | 0     | 0     | 1     | $f(\psi_2)$         | 0     | 1     | 1     |
| $\psi_3$ | 0     | 1     | 0     | $f(\psi_3)$         | 0     | 0     | 0     |
| $\psi_4$ | 0     | 1     | 1     | $f(\psi_4)$         | 0     | 1     | 1     |
| $\psi_5$ | 1     | 0     | 0     | $f(\psi_5)$         | 1     | 0     | 0     |
| $\psi_6$ | 1     | 0     | 1     | $f(\psi_6)$         | 1     | 1     | 1     |
| $\psi_7$ | 1     | 1     | 0     | $f(\psi_7)$         | 1     | 0     | 0     |
| ψ8       | 1     | 1     | 1     | f (ψ <sub>8</sub> ) | 1     | 1     | 1     |

The equality of the green output block to the blue output block means that f does not use  $m_1$ , because the outputs don't depend on the value of  $m_1$ . Let's rearrange the rows for visual convenience, and see whether f uses  $m_2$ . We'll put the rows and states with  $m_2 = 0$  at the top of the table and the rows and states with  $m_2 = 1$  at the bottom:

```
m_1 m_2 r_1
                                   m_1 \ m_2 \ r_1
        \psi_1 0 0 0 "f(\psi_1)" 0 0 0
        \psi_2 0 0 1 "f(\psi_2)" 0 1 1
        \psi_5 1 0 0 "f(\psi_5)" 1 0 0
Grid |\psi_6| 1 0 1 "f(\psi_6)" 1 1 1 1,
        \psi_3 0 1 0 "f(\psi_3)" 0 0 0
        \psi_4 0 1 1 "f(\psi_4)" 0 1 1
        \psi_7 1 1 0 "f(\psi_7)" 1 0 0
        \psi_8 1 1 1 "f(\psi_8)" 1 1 1
  Background → {
     None, None,
     \{\{\{2,5\},\{3,3\}\}\}\rightarrow LightGreen,
       \{\{2, 5\}, \{6, 6\}\} \rightarrow LightGreen,
       \{\{2, 5\}, \{8, 8\}\} \rightarrow LightGreen,
       {{6, 9}, {3, 3}} → LightBlue,
       \{\{6, 9\}, \{6, 6\}\} \rightarrow LightBlue,
       \{\{6, 9\}, \{8, 8\}\} \rightarrow LightBlue\}\},\
  Frame → {
     None, None,
     \{\{\{1, 1\}, \{6, 8\}\}\} \rightarrow True,
       \{\{2, 9\}, \{5, 5\}\} \rightarrow True,
       \{\{2, 9\}, \{6, 8\}\} \rightarrow True,
       \{\{2, 9\}, \{9, 9\}\} \rightarrow True,
       \{\{1, 1\}, \{2, 4\}\} \rightarrow True,
       \{\{2, 9\}, \{1, 1\}\} \rightarrow \mathsf{True},
      \{\{2, 9\}, \{2, 4\}\} \rightarrow True\}\}
```

Out[0]=

|          |       |       |       | ,                   |       |       |       |
|----------|-------|-------|-------|---------------------|-------|-------|-------|
|          | $m_1$ | $m_2$ | $r_1$ |                     | $m_1$ | $m_2$ | $r_1$ |
| $\psi_1$ | 0     | 0     | 0     | $f(\psi_1)$         | 0     | 0     | 0     |
| $\psi_2$ | 0     | 0     | 1     | $f(\psi_2)$         | 0     | 1     | 1     |
| $\psi_5$ | 1     | 0     | 0     | $f(\psi_5)$         | 1     | 0     | 0     |
| $\psi_6$ | 1     | 0     | 1     | $f(\psi_6)$         | 1     | 1     | 1     |
| $\psi_3$ | 0     | 1     | 0     | $f(\psi_3)$         | 0     | 0     | 0     |
| $\psi_4$ | 0     | 1     | 1     | $f(\psi_4)$         | 0     | 1     | 1     |
| $\psi_7$ | 1     | 1     | 0     | $f(\psi_7)$         | 1     | 0     | 0     |
| ψ8       | 1     | 1     | 1     | $f(\psi_8)$         | 1     | 1     | 1     |
| Ψ8       | 1     | 1     | 1     | † (ψ <sub>8</sub> ) | 1     | 1     |       |

Again, the equality of the green output block to the blue output block shows that f does not use  $m_2$ . Notice, however, that  $m_2$  is changed by f, even though it's not used by f. That fact shows that VarsChangedBy(f) can overlap VarsUnusedBy(f). That's important to remember:

changed unused

Let's rearrange once more and check  $r_1$ :

```
m_1 m_2 r_1
                                            m_1 m_2 r_1
                  \psi_1 0 0 0 "f(\psi_1)" 0 0 0
                  \psi_3 0 1 0 "f(\psi_3)" 0 0 0
                  \psi_5 1 0 0 "f(\psi_5)" 1 0 0
         Grid |\psi_7| 1 1 0 "f(\psi_7)" 1 0 0,
In[0]:=
                  \psi_2 0 0 1 "f(\psi_2)" 0 1 1
                  \psi_4 0 1 1 "f(\psi_4)" 0 1 1
                  \psi_6 1 0 1 "f(\psi_6)" 1 1 1
                  \psi_8 1 1 1 "f(\psi_8)" 1 1 1
           Background → {
              None, None,
              \{\{\{2, 5\}, \{4, 4\}\}\} \rightarrow LightGreen,
                \{\{2, 5\}, \{6, 7\}\} \rightarrow LightYellow,
                {{6, 9}, {4, 4}} → LightBlue,
                \{\{6, 9\}, \{6, 7\}\} \rightarrow LightRed\}\},\
           Frame → {
              None, None,
              \{\{\{1, 1\}, \{6, 8\}\}\} \rightarrow True,
                \{\{2, 9\}, \{5, 5\}\} \rightarrow True,
                \{\{2, 9\}, \{6, 8\}\} \rightarrow True,
                \{\{2, 9\}, \{9, 9\}\} \rightarrow True,
                \{\{1, 1\}, \{2, 4\}\} \rightarrow True,
                \{\{2, 9\}, \{1, 1\}\} \rightarrow \mathsf{True},
                \{\{2, 9\}, \{2, 4\}\} \rightarrow \mathsf{True}\}\}
```

Out[0]=

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                          | 0 0 |
|------------------------------------------------------------------------------------------------|-----|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                         | 0   |
| $\psi_5 \begin{vmatrix} 1 & 0 & 0 \end{vmatrix} f(\psi_5) \begin{vmatrix} 1 & 0 \end{vmatrix}$ |     |
|                                                                                                | 0   |
| $\psi_7 \ 1 \ 1 \ 0 \ f(\psi_7) \ 1 \ 0$                                                       |     |
|                                                                                                | 0   |
| $\psi_2 \ 0 \ 0 \ 1 \ f(\psi_2) \ 0 \ 1$                                                       | 1   |
| $\psi_4 \mid 0 \mid 1 \mid 1 \mid f(\psi_4) \mid 0 \mid 1$                                     | 1   |
| $\psi_6 \mid 1 \mid 0 \mid 1 \mid f(\psi_6) \mid 1 \mid 1$                                     | 1   |
| $\psi_8 \ \ 1 \ \ 1 \ \ 1 \ \ f(\psi_8) \ \ 1 \ \ 1$                                           | 1   |

Sure enough, the yellow output block does not equal the orange output block. We've changed colors to suggest "warning." The meaning is that f does use  $r_1$ . We also see that VarsUnchangedBy(f) can overlap VarsUsedBy(f) because  $r_1$  is not changed by f:

used unchanged

### 7.2.1 By Equivalence Relation

In general, even in our huge, notional,  $2^{831488} \times 831488$  table for the bank, it is clear that any variable v is either used or not used by f, because the output blocks for inputs v = 0 and v = 1, striking out the column for v, are either equal or not equal. An equivalence relation for this happenstance exists because the variables are partitioned into *VarsUsedBy(f)* and *VarsUnusedBy(f)*.

Formalizing that equivalence relation is straightforward, but not without tedious notation. However, because we know the equivalence exists, we can name it. Let us say that two variables,  $x_1$  and  $x_2$ , are equivalent under application of f, written  $x_1 \stackrel{f \otimes}{\sim} x_2$ , iff they are both used by f or both not used by f. The equivalence classes induces the partitions VarsUsedBy(f) and VarsUnusedBy(f). Explicitly,

used unused

 $VarsUsedBy(f) \cap VarsUnusedBy(f) = \emptyset$ , must be empty

(33)

### 7.3 The Other Intersection

#### We've seen that

```
VarsChangedBy(f) \cap VarsUnchangedBy(f) = \emptyset (30)
VarsChangedBy(f) \cap VarsUnusedBy(f) \neq \emptyset (31)
 VarsUsedBy(f) \cap VarsUnchangedBy(f) \neq \emptyset (32)
 VarsUsedBy(f) \cap VarsUnusedBy(f) = \emptyset (33)
```

There is one more possibility (actually two if you're counting carefully, but set-intersection is commutative, so the two are the same):

changed used

```
VarsChangedBy(f) \cap VarsUsedBy(f) \neq \emptyset
```

(34)

That means that some commands may both use and change some of the same variables. An example is a modification of Function 26, above:

function 2

$$SM_0X1111: RL' = SB[x,y] ^ RL;$$
 (35)

This command uses sections 0, 4, 8, 12 of RL and then changes them. The hardware allows this kind of command, but it's not compatible with other instances of its kind, as we see below.

# 8 Compatible and Interfering State Functions

Two state functions, f and g, are **compatible**, written  $f \sim g$ , if their VarsChangedBy subsets are disjoint and if their VarsUsedBy subsets do not mutually overlap their VarsChangedBy subsets:

compatibility

$$f \sim g$$
 iff  $VarsChangedBy(f) \cap VarsChangedBy(g) = \emptyset$   
 $\land VarsUsedBy(f) \cap VarsChangedBy(g) = \emptyset$  (36)  
 $\land VarsUsedBy(g) \cap VarsChangedBy(f) = \emptyset$ 

illustrated in the following Venn diagram (recall from Formula 34 that VarsChangedBy(f) and VarsUsedBy(f) may overlap for a single function, but compatibility does not allow mutual overlap of *VarsChangedBy* in pairs):

venn compatibility



(37)

Compatibility pertains to state functions, but we also say that commands are compatible or not because commands correspond, 1-to-1, to state functions.

Let's dispose of the comment after Command 35 before going further. Imagine two similar instances

$$f \cong SM_0X1111$$
: RL = SB[x,y] ^ RL;  
 $g \cong SM_0X1111$ : RL = SB[z,w] & RL; (38)

VarsChangedBy(f) overlaps VarsUsedBy(f); that's allowed, and the same goes for g, in isolation. However, VarsChangedBy(f) overlaps VarsUsedBy(g), so f and g are not compatible. In this case, the values of SB numbers, x, y, z, w do not matter regarding compatibility. They could be all different or some of them could be the same, and f and g are still not compatible.

Informally, compatibility means that f and g don't change any of the same variables and don't use variables that the other changes. Compatibility encodes absence of race conditions when running compatible commands in parallel. This fact yields our first operational result. It's safe to run mutually compatible commands in parallel. An optimizing compiler can write them together in any order in a parallel bundle, also called an instruction.

Compatible commands aren't the only pairs that are safe to run in parallel. More cases are coming up.

# 8.1 Compatibility is not an Equivalence Relation

Compatibility is not an equivalence relation. First of all, it's not reflexive. A function is not compatible with itself. Operationally, this means that we cannot run two copies of the same command in parallel.

Compatibility is symmetric. If  $f \sim g$ , then  $g \sim f$ . Operationally, this means that the programmer may write compatible commands in either order.

Compatibility is not transitive; f may be compatible with g, and g with h, but f may not be compatible with h, as shown in the following diagram:



(39)

Operationally, this means that the programmer (or the compiler!) must think hard when writing more than two commands to run in parallel.

Because compatibility is not an equivalence relation, compatibility does not partition the set of commands, let alone the much larger set of functions. Programmers (and compilers!) must check mutual compatibility of all commands they want to run in parallel.

# 8.2 Non-Compatibility not an Equivalence Relation

Functions that are not compatible are *interfering*. Interference is also not an equivalence relation.

Though it is reflexive and symmetric, it is not transitive. If f interferes with g, and g interferes with h, fmay not interfere with h. Here's an example:

$$f \cong SM_0X1111: SB[x]' = RL; \tag{40}$$

interferes with

$$g = SM_0X3333: SB[x]' = RL;$$
 (41)

because sections 0, 4, 8, 12 of SB[x] are in the *VarsChangedBy* subsets of both f and g. g interferes with h, where

$$h \cong SM_0 \times 6666$$
:  $SB[x]' = RL;$  (42)

because sections 1, 5, 9, 13 of SB[x] are in the VarsChangedBy subsets of both g and h. But f and h are compatible — non-interfering — because their section masks and their VarsChangedBy subsets are disjoint.

c:18

### 8.3 Instructions and Lanes

Compatibility extends to any set of state functions or commands, beyond just pairs. A set of state functions  $f_i$  is compatible if they are mutually compatible in pairs. Operationally, the machine supports up to four mutually compatible commands in up to four lanes of an instruction. Instruction means an unordered set of up to four commands in the four lanes, and it is an unusual usage of the word "instruction."

### 8.3.1 Common-Case Rule of Thumb

Compatibility of APL commands is guaranteed if the section masks or the VRs are all disjoint.

```
SM_0X1111: RL' = SB[x] ^ NRL;
SM_0X2222: RL' ^= SB[x,y,z] & RSP16
                                                                              (43)
SM 0X8888: RL' = SB[y]
SM_0X44444: RL' &= SB[x,z]
```

is a compatible set because all the section masks are disjoint, including the implied section masks from NRL, namely –1, 3, 5, 7. Likewise,

$$SM_0X1111: SB[x]' = RL;$$
  
 $SM_0X1111: SB[y,z]' = RL;$ 
(44)

is a compatible set iff x, y, and z are distinct VR numbers.

# 9 Safe but Non-Compatible Cases

### 9.1 Write SB Before Reading RL

Sometimes, commands are safe to run in parallel even if they're not compatible. Consider the following instruction of two commands:

up and down

```
f \cong SM_0X3333: SB[x]' = RL;
                                                                                        (45)
g \cong SM_0X3333: RL' = SB[y] ^ GL;
```

VarsUsedBy(f) includes certain sections of RL, whereas VarsChangedBy(g) includes the same sections of RL, violating compatibility. It's easiest to see that violation from Venn diagram 37.

The reason they're safe to run in parallel (if x does not equal y) is that machine reads RL in a rising halfclock cycle and then updates it in the falling half-clock cycle.

Mathematically, the RL on the left-hand sides of Instruction 45 is a different state of RL to the one on the right-hand side. To spell out the meaning of the Lamport primes

alices restaurant

```
SM_0X3333: SB[x]' = RL;
                               // writes SB[x] from old value of RL
                                                                               (46)
SM_0X3333: RL' = SB[y] ^{\circ} GL; // reads from old value of SB[y]
```

The programmer doesn't use primes, and might write the commands in (45) in the other order in an instruction:

alices wonder

```
SM 0X3333: RL = SB[y] ^ GL;
                                                                               (47)
SM_0X3333: SB[x] = RL;
```

The results would be the same: the second command in (47) would read bits from the old value of RL.

The potential for human confusion is high. In a careless imperative reading of Instruction 47, it appears that RL is updated before it's used. Worse, RL would be updated before used if the two commands were written in separate instructions in the same order. In such a case, the instructions would run sequentially and not in parallel. This happenstance is a known hazard of our programming model.

### 9.1.1 A Critical Restriction

A very important restriction on these considerations, is that x and y must be different. It is not allowed to read and write the same SB sections in the same instruction. Such introduces another kind of race condition, one in the sub-clocks of the machine.

### 9.2 Read into RL before Broadcast

Similarly, the machine allows a read that updates RL to execute in parallel with an interfering broadcast that updates GL, GGL, or RSP16. For example,

$$f \cong SM_0X3333$$
;  $RL' = SB[x] ^ RL$ ;  
 $g \cong SM_0X2222$ ;  $GL' = RL'$ ; (48)

are allowed in one instruction. These two lines interfere because VarsChangedBy(f) overlaps *VarsUsedBy(g)*, and a glance at Venn diagram 37 shows that's interfering.

Emphasizing the primes, reading the commands as mathematical equations,

read then broadcast

$$SM_0X3333$$
:  $RL' = SB[x] ^ RL$ ;  
 $SM_0X2222$ :  $GL' = RL'$ ; (49)

the update of RL happens before the update of GL in rising and falling half-clock cycles respectively. Notice that the order of updating in Instruction 49 — reading *into* RL before reading *from* RL — is the opposite to the order of the Instructions 46 and 47 — read from RL before reading into RL. Careful programmers will always write commands in an order amenable to a careless-but-intuitive, imperative reading. But we cannot count on all programmers being so careful and we must remember the rules.

# 10 All Safe Cases Covered?

Compatibility covers most cases of commands that are safe to run in parallel. The special cases in Section 9 cover a few more common ones. We do not yet know whether this document covers all safe cases allowed by the machine. We will update the document when we learn more.

# 11 Case Study: GVML u16 Adder

### 11.1 Overview

GVML has a sophisticated adder for unsigned, 16-bit integers. It packs 30 APL commands into 12 instructions that execute in 12 clocks. It is a perfect test case for the compatibility theory above and for both of the safe-but-incompatible combinations of Section 9. It is also a worthy target for BELEX.

# 11.1.1 Low-Level and High-Level BELEX

**UPDATE**: as of June 2023, low-level BELEX performs automatic laning as well as register allocation, spill-and-restore, recycling of temporaries, and some peephole optimizations. See the game-of-life for examples. The old high-level BELEX is now deprecated. Many of the permutation and shift operations specified below are also supported, including automatic detection of safe cases and parallelization.

The following two paragraphs are out-of-date.

There are two ways to go about transcribing this or any algorithm into BELEX: at a low level and at a higher level. The default is higher-level: the compiler vectorizes; rolls and unrolls loops; parallelizes section operations; selects commands; automatically provisions, coalesces, and recycles temporaries; allocates registers; and schedules instructions, parallelizing lanes. The compiler for highlevel BELEX also performs standard optimizations like dead-code removal, constant folding, common subexpression elimination, and peephole optimizations.

Code generated from high-level BELEX will often be better than naive APL, but seldom as good as hand-optimized APL. It is not plausible for an optimizing compiler to generate code as good as this GVML adder without excessive hinting, so much hinting that the programmer might just as well write the sophisticated code literally, as programmers do with the #asm keyword in C. Naturally, over time, the compiler's optimizations will improve, but optimization will always have heuristic elements that can't match human expertise.

#### 11.2 Notation

Except where explicitly specified as code (Mathematica, Python, BELEX), the notation in this document is a mix of Mathematica, traditional mathematical notation, and pseudocode. For example, given bits a and b, we might write ab,  $a \wedge b$ , a & b, a & b,  $a \times b$ ,  $a \times b$ ,  $a \wedge b$ , a AND b, And [a,b], etc., to denote the Boolean AND of the two bits, depending on what is convenient in each context. Likewise, a + b,  $a \parallel b$ ,  $a \cap B$ , etc., might denote the Boolean OR of the two bits.

Remember that Boolean +, as OR, distributes across \*, as AND, so that a + (b\*c) = (a+b)\*(a+c). This rule is contrary to the usual meanings of + and \*, so we avoid + and \* notations in contexts where that special distributive rule is pertinent. But, to prove the point, consider the following tautology:

In[209]:=

```
TautologyQ[
 a \lor (b \land c) \Leftrightarrow
    (a \lor b) \land (a \lor c),
  {a, b, c}]
```

Out[209]=

True

# 11.2.1 GF(2) and Tartan

In some contexts, specifically about Tartan, we do arithmetic in GF(2), the unique finite field of order 2, and not in Boolean algebra. In that context, OR does not pertain and + means XOR. We are careful to stress the point each time we make the notational switch.

https://en.wikipedia.org/wiki/GF%282%29

### 11.2.2 Section Notation

To save space, we write section-number lists in ordered hex strings without commas and without a leading " $0 \times$ ":  $c_{"159D"}$  means  $c_{\{1,5,9,D=13\}}$  and not  $c_{"0x159D"}$ , which would mean  $c_{"023478AC"}$ . Lack of a subscript means "all sections," as in  $c == c() == c[:] == c[:] == c_{0123456789ABCDEF}$ ". A numerical subscript, as in  $c_{16^{\wedge 1}169D}$ , is a section mask, not a section-number list.

### 11.2.3 Naming Conventions

To save space and parentheses, we usually write x XOR  $y == (x^y)$  as  $x \neq y$ , bound more tightly than & or |. It is Plus, without carry, in GF(2). Notice that the x and y in  $x \cdot y$  are not italicized, even though italics are standard in mathematical notation. The omission of italics is not significant. Mathematica removes italics from strings of mathematical notation of more than one character. It's possible to fix that problem with InvisibleSpace, but it's a lot of work to keyboard that into every instance.

Machine variables and functions are in all caps, like RL, GL, GL(), GGL, BGGL(), RSP16, BRSP16(). User-visible BELEX variables and functions, are in lower case, like add\_u16, x, y, and x-y.

It is already natural to write (x & y) as xy. Notice, again, it's not italicized by default.

Multiple, comma-separated VRs, (up to 3), in an SB expression, as in SB[x, y] or SB[x, y, z], are implicitly ANDed.

## 11.3 Unit Testing

Here are some utility functions for aiding the unit tests in the Mathematica code. Don't turn off unit testing.

In[210]:=

```
ClearAll[unitTesting, echo, tinyPlot];
On@Assert;
unitTesting = True;
echo = If[unitTesting, Echo, Identity];
tinyPlot = If[unitTesting,
   ArrayPlot[#, ImageSize → Tiny] &,
   (* else *) Function[x, Null]];
```

Check wordline equality with a stride of 4, a common case in this study, e.g., for GGL. For example, check sections {0, 4, 8, 12}, or sections {1, 5, 9, 13}, and so on.

In[215]:=

```
ClearAll[check4s];
check4s[left_, right_, offs_, tag_] :=
  Do[Assert[left[1 + i + offs]] === right[1 + i + offs], tag], {i, 0, 12, 4}];
```

### 11.3.1 Statistical Testing

A few unit tests are statistical. The following is the background information for interpreting those tests.

Via John D. Cook (www.johndcook.com):

1. The probability that the OR of two random bits is ON is 3/4, so the expected number of ON bits in the OR of N random bits is 3N/4.

The probability that the AND of two random bits is ON is 1/4, so the expected number of ON bits in the AND of N random bits is N/4.

The XOR of two random bits have probability 1/2 of being ON, so the expected number of ON bits in the XOR of N random bits is N/2.

2. You have a Binomial (p, N) distribution with p = 3/4, 1/4, or 1/2. The expected value is Np as above.

The variance is Np(1-p), so the standard deviation is  $\sqrt{Np(1-p)}$ , so  $\sqrt{3N/16}$  for AND and OR, and  $\sqrt{N/4}$  for XOR.

3. If N is big, e.g. > 30. In that case a Binomial(p, N) is well approximated by a normal with the same mean and variance:

Binomial (N, p) approx Normal with mean Np and variance Np(1-p).

[HDC note: N is 8192, so the expected number of ON bits is 4096 with a standard deviation of 45.25. A six-sigma variation would be Sqrt[8192/4] \*6 or about 271 bits. Two HDC vectors with that many bits different would be considered different at the 6-sigma level, or about (0.47 + 0.42 \* 6) = 3 nines. 12 sigmas would be 642 bits or about 5.5 nines.]

Here's a post about converting between 9s and sigmas.

https://www.johndcook.com/blog/2019/06/20/nines-and-sigmas/

Nines and sigmas are two ways to measure quality. You'll hear something has four or five nines of reliability or that some failure is a five-sigma event.

So for a test, compute sigma =  $\sqrt{Np(1-p)}$ . If your mean is k sigmas away from the expected value, and k is any bigger than 2, you're very likely seeing an error.

section number lists and section masks

### 11.4 Section Lists & Section Masks

### 11.4.1 Section Lists

Section lists are ordered, 1D arrays of exponents of 2. For instance, section mask 0x1111 corresponds to a section list of bit numbers  $\{0, 4, 8, 12\}$  because  $0 \times 1111 == 2^0 + 2^4 + 2^7 + 2^{12}$ . We normally write section lists in hexadecimal and then pack them into hex strings, one character per section number, so {0, 4, 8, 12} is {0, 4, 8, C} in hex and "048C" in a hex string.

Section lists are ordered:  $\{0,4,8,C\}$  is not the same as  $\{4,C,0,8\}$ , even though they both specify the same section mask. Ordered lists support permutations and shift-copies of sections. The semantics of order in section lists is explained in detail below in Section 11.4.3.

The following is the beginning of some Mathematica code for verifying our analysis. The code begins with a round-tripping unit test for section lists.

In[217]:=

```
ClearAll[sectionListFromSectionMask, sectionMaskFromSectionList];
sectionListFromSectionMask[mask] :=
  Flatten[Position[Reverse[IntegerDigits[mask, 2]], 1] - 1];
sectionMaskFromSectionList[bitNumbers_] := Plus@@ (2<sup>#1</sup> & /@ bitNumbers);
```

Exhaustive test:

In[220]:=

```
If[unitTesting,
 Module [\{i\}, For [i = 0; i < 2^{16}, i++,
   Assert[i === sectionMaskFromSectionList@sectionListFromSectionMask@i]]]]
```

#### 11.4.2 Section Masks

```
Section mask 16^{1111} corresponds to hex bit numbers \{0,4,8,C\} = "048C",
16^{1111} << 1 \text{ to } 16^{2222} = \{1,5,9,D\} = "159D",
16^{1111} << 2 \text{ to } 16^{4444} = \{2,6,A,E\} = "26AE", \text{ and } 16^{1111} << 2 \text{ to } 16
16^{1111} << 3 \text{ to } 16^{888} = \{3,7,8,F\} = "378F".
```

For another example, The section mask 16^^3333 corresponds to the following section list: {0,1,4,5,8,9,C,D}="014589CD"

Here are some convenience functions for splicing arguments from frequently-used masks in the examples below. It will become obvious how to use them.

```
ClearAll[
  s048C, s159D, s26AE, s37BF, s4567, s89AB, sCDEF, (* section-number lists *)
  sFFFF, sFFFE, s7FFF, s3333, (* exceptions: actual bit masks *)
  m048C, m159D, m26AE, m37BF, m4567, m89AB, mCDEF, (* section-number lists *)
  mFFFF, mFFFE, m7FFF, m3333] (* exceptions: actual bit masks *);
m048C = 16^{1111}; s048C[x_] := Sequence[m048C, x];
m159D = 16^{2222}; s159D[x_] := Sequence[m159D, x];
m26AE = 16^44444; s26AE[x_] := Sequence[m26AE, x];
m37BF = 16^{8888}; s37BF[x_] := Sequence[m37BF, x];
m4567 = sectionMaskFromSectionList[{4, 5, 6, 7}];
s4567[x_] := Sequence[m4567, x];
m89AB = sectionMaskFromSectionList[{8, 9, 10, 11}];
s89AB[x_] := Sequence[m89AB, x];
mCDEF = sectionMaskFromSectionList[{12, 13, 14, 15}];
sCDEF[x_] := Sequence[mCDEF, x];
mFFFE = 16^^FFFE; sFFFE[x ] := Sequence[mFFFE, x];
m7FFF = 16^^7FFF; s7FFF[x_] := Sequence[m7FFF, x];
mFFFF = 16^^FFFF; sFFFF[x_] := Sequence[mFFFF, x];
m3333 = 16^{\Lambda}3333; s3333[x_] := Sequence[m3333, x];
(* mandatory blank line *)
```

section lists are ordered

#### 11.4.3 Ordered Section Lists: Permutations and Shifts

Section lists in strings are ordered:  $c_{"048C"} \le c_{"4C08"}$  specifies a mathematically parallel permutation, whereby section 4 of c is moved to section 0, section C is moved to section 4, and so on. The machine may not always be able to run the entire permutation physically in parallel.

 $c_{"048C"} \le a_{"159D"} \mid b_{"26AE"}$  means "copy the OR of section 2 of b and section 1 of a to section 0 of c, the OR of section 6 of b and section 5 of a to section 4 of c, and so forth. In general, in complex expressions, the number of section numbers in every section list must be the same, or the section list must be empty.

Repeated indices are permitted on the right-hand sides;  $c_{"048C"} \le c_{"4405"}$  means copy, mathematically in parallel, section 4 to section 0, section 4 to section 4, section 0 (the old section 0, not the new one) to section 8, and section 5 to section C. The permutation is done mathematically in parallel, though not necessarily physically in parallel. That's why the old section 0 is copied to section 8. To perform a mathematically sequential permutation, copying the new section 0, multiple commands are required, as in  $c_{04C''} \le c_{405''}$ ;  $c_{8''} \le c_{0''}$ .

# 11.5 Background: Ripple-Carry and Carry Lookahead (UNDONE)

A ripple-carry adder computes one sum bit and one carry bit at a time. Each sum bit,  $s_i$ ,  $i \in [1..N]$  is the XOR of a first addend bit,  $a_i$ , a second addend bit,  $b_i$ , and a carry bit,  $c_{i-1}$ , carried over from the prior bit, i - 1. By convention,  $c_0$  is a constant false or 0 unless the adder is ganged to upstream adders.

In[233]:=

```
ClearAll[sum];
sum[a_, b_, c_] := a \lor b \lor c;
```

### 11.5.1 Carry-Out Conditions

The obvious rule for the carry-out bit  $c_i$  is true iff two or three of the inputs are true: if both  $a_i$  and  $b_i$ are true, or if either or both of  $a_i$  and  $b_i$  are true and a prior carry  $c_{i-1}$  is true. Write this condition as follows:

In[235]:=

```
(a_i \wedge b_i) \vee (a_i \wedge c_{i-1}) \vee (b_i \wedge c_{i-1}) \vee (a_i \wedge b_i \wedge c_{i-1})
Out[235]=
                (a_1 \&\& b_1) \mid | (a_1 \&\& c_{-1+1}) \mid | (b_1 \&\& c_{-1+1}) \mid | (a_1 \&\& b_1 \&\& c_{-1+1})
```

The following tautology shows a simplification: we need not explicitly test the case  $a_i b_i c_{i-1}$  of all three bits:

In[236]:=

```
TautologyQ[
   (a_i \wedge b_i) \vee (a_i \wedge c_{i-1}) \vee (b_i \wedge c_{i-1}) \vee (a_i \wedge b_i \wedge c_{i-1}) \Leftrightarrow
     (a_i \wedge b_i) \vee (a_i \wedge c_{i-1}) \vee (b_i \wedge c_{i-1}),
  {a_i, b_i, c_{i-1}}
```

Out[236]=

```
True
```

The following tautology demonstrates an even shorter form of the same formula by factoring out  $c_{i-1}$ . It states that a carry-out is generated if  $a_i$  and  $b_i$  are true or if  $c_{i-1}$  is true and either or both of  $a_i$  and  $b_i$ are true, which is exactly the statement made above in English, just in another form. This form is Equation 2 in the patent

https://patentimages.storage.googleapis.com/7e/21/a7/8b6287e4efbdff/US20210081173A1.pdf

In[237]:=

```
TautologyQ[
  (a_i \wedge b_i) \vee (a_i \wedge c_{i-1}) \vee (b_i \wedge c_{i-1}) \Leftrightarrow
    (a_i \wedge b_i) \vee (c_{i-1} \wedge (a_i \vee b_i)),
  {a_i, b_i, c_{i-1}}
```

Out[237]=

True

### 11.5.2 Conjunctive Normal Form (CNF)

The tautology above holds if AND and OR are switched, i.e., ab + c(a + b) = (a + b)(c + ab). That fact turns out to be convenient for understanding expressions later on.

```
In[238]:=
                TautologyQ[
                   (a_i \wedge b_i) \vee (a_i \wedge c_{i-1}) \vee (b_i \wedge c_{i-1}) \Leftrightarrow
                     (a_i \wedge b_i) \vee (c_{i-1} \wedge (a_i \vee b_i)) \Leftrightarrow
                     (a_i \vee b_i) \wedge (c_{i-1} \vee (a_i \wedge b_i)),
                   {a_i, b_i, c_{i-1}}
Out[238]=
                True
```

#### 11.5.3 Lemma: Function cout

Package this as a lemma function convenient for the following proofs of carry look ahead, and test the function.

```
In[239]:=
cout lemma
            ClearAll[cout];
            cout[a_, b_, carryIn_] := (a \land b) \lor (carryIn \land (a \lor b));
            TautologyQ[
              (a \wedge b) \vee (b \wedge c) \vee (a \wedge c) (* DNF *) \Leftrightarrow
                (a \lor b) \land (b \lor c) \land (a \lor c) (* CNF *) \Leftrightarrow
               cout[a, b, c],
              {a, b, c}]
Out[241]=
```

True

# 11.5.4 Carry Look Ahead (CLA)

The general carry-out formula for at least 3 bits of ripple in disjunctive normal form (DNF, all OR on the right of each line of ANDs) is the following, Equation 3 in the patent (after corrections, coloring, and rearrangement to make symmetries more obvious):

```
C_{\text{out-N}} = C_{\text{in}}
                            \Lambda (A_1 \vee B_1) \Lambda (A_2 \vee B_2)
                                                                                                             \wedge (A_N \vee B_N) \vee
               (A_1 \wedge B_1) \wedge (A_1 \vee B_1) \wedge (A_2 \vee B_2)
                                                                                \wedge
                                                                                                             \Lambda (A_N \vee B_N) \vee
                                                                                                                       ... V
                                                                                                                                                                                                   (50)
                                                         (A_{N-2} \wedge B_{N-2}) \wedge (A_{N-1} \vee B_{N-1}) \wedge (A_N \vee B_N) \vee
                                                                                     (A_{N-1} \wedge B_{N-1}) \wedge (A_N \vee B_N) \vee
                                                                                                                  (A_N \wedge B_N)
```

Specialized to four bits, the interesting case for the APU, it is

```
equation 3 from the patent
                                   C_{\rm in}
                                            \Lambda (A_1 \vee B_1) \Lambda (A_2 \vee B_2) \Lambda (A_3 \vee B_3) \Lambda (A_4 \vee B_4) \vee
               C_{\text{out-N}} =
                              (A_1 \land B_1) \land (A_1 \lor B_1) \land (A_2 \lor B_2) \land (A_3 \lor B_3) \land (A_4 \lor B_4) \lor
                                                   (A_1 \land B_1) \land (A_2 \lor B_2) \land (A_3 \lor B_3) \land (A_4 \lor B_4) \lor
                                                                                                                                                                                                                    (51)
                                                                         (A_2 \land B_2) \land (A_3 \lor B_3) \land (A_4 \lor B_4) \lor
                                                                                              (A_3 \wedge B_3) \wedge (A_4 \vee B_4) \vee
                                                                                                                   (A_4 \wedge B_4)
```

Next, we show that this formula is equivalent to four, nested (rippled) applications of the cout lemma:

In[242]:=

```
TautologyQ[
                                                                                                cout[a_4, b_4, cout[a_3, b_3, cout[a_2, b_2, cout[a_1, b_1, c_0]]]] \Leftrightarrow
                                                                                                                                                                      c_0 \wedge (a_1 \vee b_1) \wedge (a_2 \vee b_2) \wedge (a_3 \vee b_3) \wedge (a_4 \vee b_4) \vee (a_4 \vee b
                                                                                                                            ((a_1 \land b_1) \land (a_1 \lor b_1) \land (a_2 \lor b_2) \land (a_3 \lor b_3) \land (a_4 \lor b_4)) \lor
                                                                                                                            ((a_1 \land b_1) \land (a_2 \lor b_2) \land (a_3 \lor b_3) \land (a_4 \lor b_4)) \lor
                                                                                                                            ((a_2 \land b_2) \land (a_3 \lor b_3) \land (a_4 \lor b_4)) \lor
                                                                                                                            ((a_3 \wedge b_3) \wedge (a_4 \vee b_4)) \vee
                                                                                                                            ((a_4 \wedge b_4)),
                                                                                                  \{c_0, a_1, a_2, a_3, a_4, b_1, b_2, b_3, b_4\}
Out[242]=
```

True

Next, we show that the second line in the expansion is not necessary. The following formula is smaller and more symmetric than the prior formula.

In[243]:=

```
TautologyQ[
                cout[a_4, b_4, cout[a_3, b_3, cout[a_2, b_2, cout[a_1, b_1, c_0]]]] \Leftrightarrow
                                                                                                 c_0 \wedge (a_1 \vee b_1) \wedge (a_2 \vee b_2) \wedge (a_3 \vee b_3) \wedge (a_4 \vee b_4) \vee (a_4 \vee b_4) \wedge (a_4 \vee b_4) \vee (a_4 \vee b
                                                ((a_1 \land b_1) \land (a_2 \lor b_2) \land (a_3 \lor b_3) \land (a_4 \lor b_4)) \lor
                                                ((a_2 \land b_2) \land (a_3 \lor b_3) \land (a_4 \lor b_4)) \lor
                                                ((a_3 \wedge b_3) \wedge (a_4 \vee b_4)) \vee
                                                ((a_4 \wedge b_4)),
                \{c_0, a_1, a_2, a_3, a_4, b_1, b_2, b_3, b_4\}
```

Out[243]=

```
True
```

Next, we show that the tautology holds if OR is replaced with XOR in the internal, propagator, slots, leaving AND in the carry-in, generator, slots:

```
In[244]:=
```

```
ClearAll[gp4]; gp4[g_{-}, p_{-}] := \\ TautologyQ[\\ cout[a_{4}, b_{4}, cout[a_{3}, b_{3}, cout[a_{2}, b_{2}, cout[a_{1}, b_{1}, c_{0}]]]] \Leftrightarrow \\ (c_{0} \wedge (a_{1} \sim p \sim b_{1}) \wedge (a_{2} \sim p \sim b_{2}) \wedge (a_{3} \sim p \sim b_{3}) \wedge (a_{4} \sim p \sim b_{4})) \vee \\ ((a_{1} \sim g \sim b_{1}) \wedge (a_{2} \sim p \sim b_{2}) \wedge (a_{3} \sim p \sim b_{3}) \wedge (a_{4} \sim p \sim b_{4})) \vee \\ ((a_{2} \sim g \sim b_{2}) \wedge (a_{3} \sim p \sim b_{3}) \wedge (a_{4} \sim p \sim b_{4})) \vee \\ ((a_{3} \sim g \sim b_{3}) \wedge (a_{4} \sim p \sim b_{4})) \vee \\ ((a_{4} \sim g \sim b_{4})), \\ \{c_{0}, a_{1}, a_{2}, a_{3}, a_{4}, b_{1}, b_{2}, b_{3}, b_{4}\}]; \\ gp4[And, Or] === gp4[And, Xor] === True
```

Out[246]=

True

### Moshe's Comment

Moshe's sole documentation of the actual adder implementation is the comment below.

```
1. cout1[0] = X[0]^Y[0]
2. cout1[1] = (X[0]^Y[0]) & (X[1]^Y[1])
3. cout1[2] = (X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2])
4. cout1[3] = (X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2]) & (X[3]^Y[3])

5. cout0[0] = X[0] && Y[0]
6. cout0[1] = X[1] && Y[1] | (cout0[0] && X[1]^Y[1])
7. cout0[2] = X[2] && Y[2] | (cout0[1] && X[2]^Y[2])
8. cout0[3] = X[3] && Y[3] | (cout0[2] && X[3]^Y[3])
```

The first four lines of the comment are misleading. They purport the conditional carry-out of a nibble assuming the carry-in is 1. However, the carry-out for that case is actually (cout1 v cout0). The following tautologies prove that proposition. The second four lines purport the carry-out of a nibble assuming the carry-in is 0, and they are proved below.

Separate the 0 and 1 cases for  $c_0$  by lifting  $c_0$  into a parameter, **cIn**:

```
In[247]:=
```

```
ClearAll[eq3];
eq3[g_, p_, cIn_] :=
    (cIn \wedge (a_1 - p - b_1) \wedge (a_2 - p - b_2) \wedge (a_3 - p - b_3) \wedge (a_4 - p - b_4)) \vee
      ((a_1 - g - b_1) \land (a_2 - p - b_2) \land (a_3 - p - b_3) \land (a_4 - p - b_4)) \lor
      ((a_2 - g - b_2) \land (a_3 - p - b_3) \land (a_4 - p - b_4)) \lor
      ((a_3 \sim g \sim b_3) \wedge (a_4 \sim p \sim b_4)) \vee
      ((a_4 \sim g \sim b_4));
TautologyQ[
 eq3[And, Or, c_0] \Leftrightarrow eq3[And, Xor, c_0] \Leftrightarrow
   cout[a_4, b_4, cout[a_3, b_3, cout[a_2, b_2, cout[a_1, b_1, c_0]]]],
  \{c_0, a_1, a_2, a_3, a_4, b_1, b_2, b_3, b_4\}
```

Out[249]=

```
True
```

Ravel the first four lines of Moshe's comment, the poorly-named cout1, so that the first four lines are similar to the second four lines.

```
In[250]:=
```

```
cout1_0 = (a_1 \lor b_1);
cout1_1 = (a_2 \lor b_2) \land cout1_0;
cout1_2 = (a_3 \lor b_3) \land cout1_1;
cout1_3 = (a_4 \lor b_4) \land cout1_2
```

Out[253]=

```
(a_4 \lor b_4) \&\& (a_3 \lor b_3) \&\& (a_2 \lor b_2) \&\& (a_1 \lor b_1)
```

Spot-check the fourth line.

In[254]:=

```
cout1_3 = ((a_1 \lor b_1) \&\& (a_2 \lor b_2) \&\& (a_3 \lor b_3) \&\& (a_4 \lor b_4))
Out[254]=
              (a_1 \lor b_1) \&\& (a_2 \lor b_2) \&\& (a_3 \lor b_3) \&\& (a_4 \lor b_4)
```

See that the first four lines of the comment,  $cout1_3$  is NOT equivalent to Equation 3 with cln == True:

In[255]:=

```
TautologyQ[cout1<sub>3</sub> ⇔ eq3[And, Xor, True]]
Out[255]=
          False
```

However, the second four lines of the comment ARE equivalent to Equation 3, specialized on cIn == False:

```
In[256]:=
             cout0<sub>0</sub> = (a_1 \wedge b_1);
             cout\theta_1 = (a_2 \wedge b_2) \vee (cout\theta_0 \wedge (a_2 \vee b_2));
             cout\theta_2 = (a_3 \wedge b_3) \vee (cout\theta_1 \wedge (a_3 \vee b_3));
             cout\theta_3 = (a_4 \wedge b_4) \vee (cout\theta_2 \wedge (a_4 \vee b_4));
In[260]:=
             TautologyQ[cout0_3 \Leftrightarrow eq3[And, Xor, False]]
Out[260]=
             True
           See that (cout1_3 \lor cout0_3) is Equation 3 with cln == True:
In[261]:=
             TautologyQ[cout0_3 \lor cout1_3 \Leftrightarrow eq3[And, Xor, True]]
Out[261]=
             True
```

### 11.6 Low-Level BELEX

### 11.6.1 Numpy-Like and Call-Like Syntax

Low-level BELEX supports both numpy-like array-indexing syntax with square brackets and call-like syntax with round brackets. For example, one may specify sections  $\{0,4,8,C\}$  of a variable c in the following ways:

```
c[[0,4,8,12]] == # Nested brackets: looking forward to 2nd plat index (Tartan)
c[0x1111] ==
c["048C"] ==
c([0,4,8,12]) ==
c[[0:13:4]) ==
c(0 \times 1111) ==
c("048C")
channels = [1, 5, 9, 13]
c(channels[0:2])
```

To specify all sections, a slice operator is required in numpy-like syntax. The following code specifies all sections of variable c:

```
c() ==
c[:] ==
c[::]
```

An explicit slice object in call-like syntax denotes "all sections:"

```
c(slice(None, None, None))
```

More general slices, along with range expressions, can be convenient:

```
C(0\times00F0) ==
c([4, 5, 6, 7]) ==
c(range(4,8)) ==
c[4:8]
c[[0,4,8,12]] == c[0:13:4] ==
c(slice(0, 13, 4)) # unlikely, but allowed
```

### 11.6.2 Assignment Expressions

BELEX has four kinds of assignment expression, illustrated by examples with all sections:

1. Assign all sections of x XOR y to RL:

```
RL() \le x() ^ y()
```

2. AND all sections of x XOR y with all sections of RL and replace all sections of RL with the result:

```
RL() \&= x() \land y()
```

3. XOR all sections of x AND y with all sections of RL and replace all sections of RL with the result. Can be accomplished via implicit ANDing as in SB[x,y].

```
RL() ^= x() & y()
```

4. OR all sections of x AND y with all sections of RL and replace all sections of RL with the result. Can be accomplished via implicit ANDing as in SB[x,y].

```
RL() = x() & y()
```

## 11.6.3 Equimask Assignments

OR sections 0, 4, 8, 12 of x AND y with sections 0, 4, 8, 12 of RL and replace sections 0, 4, 8, 12 of RL with the result. Accomplish via implicit ANDing as in SB[x,y].

```
RL("048C") \mid = x() \& y() == RL("048C") \mid = x("048C") \& y("048C") etc.
```

## 11.6.4 Assignments with Permutations

OR sections 0, 4, 8, 12 of RL with the AND of sections 1, 5, 9, 13 of x and sections 2, 6, 10, 14 of y with sections 0, 4, 8, 12 of RL and replace sections 0, 4, 8, 12 of RL with the result. Can NOT accomplish via implicit ANDing as in SB [ $\times$ ,  $\vee$ ]. See Section 11.4.3 for more.

```
RL("048C") = x("159D") & y("26AE")
```

### 11.6.5 Conditionals: Exercise 5 (UNDONE)

## 11.7 Miniature Bank for Testing

Let's formalize miniature VRs as 16 × 32 matrices of bits and set up some operations on such miniaturized VRs.

In[262]:=

```
NSECTIONS = 16; NPLATS = 32;
```

## 11.8 Bit-Engine-Level Operations (BELOPS)

Not the old BELOPS, but inspired by them!

#### 11.8.1 Overview

- 1. constructors: randomized VR, VR from u16 immediate, VR of all zeros, VR of all ones
- 2. masked operations into zero-initialized results: NOT, XOR, AND, and OR
- 3. single-section (or single-wordline) operations into zero-initialized results: NOT, XOR, AND, and OR
- 4. masked operations into results initialized with the left (first) VR argument: NOT, XOR, AND, and OR. For modeling  $^=$ , &=, |=
- 5. masked comparison operations, (in)equality only for now

TODO: plat-indexed TARTAN operations

There are three versions of each op: a fully-masked version, a single-masked version, and a doublemasked version. The versions are distinguished by the number of mask arguments: 0, 1, and 2 respectively. In the double-masked versions, the two masks must have the same number of ON-bits. The single-masked versions are special cases of the double-masked versions.

## 11.8.2 Equimask BELOPS

When the same section masks appear on both sides of an assignment (or assignment with NOT, XOR, AND, OR), we call the BELOP an EQUIMASK BELOP. Example:  $c_{"048C"} = a_{"048C"}$ . When the section masks are not equal, then the BELEX compiler must emit code to shift the sections. The double-masked BELOPS rules in Mathematica below perform such mandatory shifts.

Section-number lists and section masks may be omitted in equimask cases. Consider the following **BELEX** examples:

```
c("048C") \le a() \land b() == c("048C") \le a("048C") \& b("048C")
```

AND sections 0 and 1 of RL and assign the result to sections 0, 1, 2, 3 of BGGL; assign section 4 of RL to sections 4, 5, 6, 7 of BGGL. Leave all other sections of BGGL undisturbed.

```
BGGL() \leftarrow RL("014") == BGGL("014") \leftarrow RL() == BGGL("014") \leftarrow RL("014")
```

AND sections 0 and 1 of  $\times$  &  $\vee$  and assign the result to sections 0, 1, 2, 3 of BGGL; assign section 4 of × & y to sections 4, 5, 6, 7 of BGGL. Leave all other sections of BGGL undisturbed. Can be accomplished with implicit ANDing via  $SB[\times, \vee]$ .

```
BGGL() \le x("014") \& y() == BGGL("014") \le x("014") \& y("014") == etc.
```

AND sections 7, 5, and D of RL and assign the result to all sections of BGL:

```
BGL() \leftarrow RL("75D") == BGL("75D") \leftarrow RL() == BGL("75D") \leftarrow RL("75D")
```

#### 11.8.3 Section Permutations

In all cases, the number of ON bits in the section masks on left- and right-hand sides of any BELOP must be equal, and any shifts are done mathematically in parallel, though not necessarily physically in parallel. So, for example, to permute sections 0, 1, 2, 3, one might write

```
c([0, 1, 2, 3]) \leftarrow c([2, 1, 0, 3])
```

or  $c_{0123}$  :=  $c_{2103}$  in section-list notation. This expression entails a swap of section 2 and 0, and no shifts of section 1 and 3. See Section 11.4.3 for more.

### 11.8.4 Mechanization in Mathematica

In[263]:=

```
ClearAll[i, j, a, b, x, y, l, r, left, right, p, q, t, u, v, w, r1, r2, r3,
  r4, r5, q0, q1, q2, q3, q4, (* against accidental definition *)
  (* constructors *)
  randomizedVR,
  vrFromImmediate,
  immediatesFromVr,
  zeroVR,
  oneVR,
  zeroWordline,
  (* masked ops into zero-initialized results *)
  copyVR, notVR, xorVRs, andVRs, orVRs,
  (* single-section operations into zero-initialized results *)
  copyWordline, notWordline, xorWordlines, andWordlines, orWordlines,
  (* masked ops into left-initialized results *)
  (* They help to model updates where the left argument is favored. *)
  copyVRsL, notVRL, xorVRsL, andVRsL, orVRsL,
  (* masked comparison *)
  equalVRs
 ];
```

#### 11.8.5 Constructors

```
BELEX:vr = randomizedVR()
BELEX: vr = immediatesFromVr(VR)
BELEX: vr = vrFromImmediate(imm16)
BELEX: vr = zeroVR(); also vr = VR(0)
BELEX: vr = oneVR(); also vr = VR(1)
```

In[264]:=

```
randomizedVR[] := RandomInteger[{0, 1}, {NSECTIONS, NPLATS}];
vrFromImmediate[imm16_] := Module[
   {littleEndianBits = Reverse[PadLeft[IntegerDigits[imm16, 2], 16]],
    result = zeroVR[]<sup>T</sup>, i, j}, (* trog *)
   For[i = 0, i < NPLATS, i++,
    result[i+1] = littleEndianBits]; (* broadcast sections *)
   result<sup>1</sup>];
immediatesFromVr[vr_] := Module[{
    cols = vr<sup>T</sup>, imms = ConstantArray[0, NPLATS], leBits, pwrs, i},
   For[i = 0, i < NPLATS, i++,</pre>
    leBits = cols[[1 + i]];
    pwrs = MapThread[Function[{bit, exp}, bit * 2<sup>exp</sup>],
       {leBits, Range[0, 15]}];
    imms[[1 + i]] = Plus@@ pwrs;];
   imms];
zeroVR[] := ConstantArray[0, {NSECTIONS, NPLATS}];
zeroWordline[] := ConstantArray[0, NPLATS];
oneVR[] := ConstantArray[1, {NSECTIONS, NPLATS}];
Module[{v = vrFromImmediate[echo@16^^0a0f]},
  echo@immediatesFromVr@v;
  echo@tinyPlot@v];
(* Read the plot in little-endian order: F all black at the top. *)
```

#### » 2575

» {2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575, 2575



## 11.8.6 Masked Ops into Zero-Initialized Results

```
BELEX: vr1 = VR(0);
vr1(m1) \leftarrow vr2(m2);
copy contents, not reference
```

vr = vr2

```
BELEX: return ~vr(mask)
      BELEX: vr = VR(0); vr <= vr1(m1) ^ vr2(m2); return vr
      BELEX: vr = VR(0); vr <= vr1(m1) & vr2(m2); return vr
      BELEX: vr = VR(0); vr <= vr1(m1) | vr2(m2); return vr
In[271]:=
        (* whole-VR ops ; implied mask = 16^^FFFF *)
       copyVR[vr_] := 1 * vr; (* Force copy with trivial arithmetic. *)
       notVR[vr_] := 1 - vr;
       xorVRs[vr1_, vr2_] := Mod[vr1 + vr2, 2];
       andVRs[vr1_, vr2_] := vr1 * vr2;
       orVRs[vr1_, vr2_] := andVRs[vr1, vr2] + xorVRs[vr1, vr2];
       (* Wordline ops exploit Mathematica's flexible broadcasting. *)
       copyWordline = copyVR;
       notWordline = notVR;
       xorWordlines = xorVRs;
       andWordlines = andVRs;
       orWordlines = orVRs;
       (* Always remember to add 1 to zero-based indices for Mathematica. *)
        (* Forgetting to do so is a frequent cause of bugs. *)
        (* If something isn't behaving as expected, look first at indices. *)
       (* It's definitely possible to refactor these,
       abstracting over the function inside the 'Map' calls; seems overkill. *)
        (* double-masked version *)
        (* BELEX: vr1 = VR(0); vr1(destMask) ≤ vr2(srcMask) *)
       copyVR[destMask , srcMask , vr ] :=
         With[{dix = 1 + sectionListFromSectionMask[destMask],
            six = 1 + sectionListFromSectionMask[srcMask]},
           Assert[Length@dix === Length@six, "copyVR.double-masked"];
           Module[{vrP = zeroVR[]},
            Map[(vrP[dix[#]]] = vr[six[#]]]) &, Range[Length@dix]];
            vrP]];
       (* single-masked version *)
```

(\* BELEX: vr1 = VR(0);  $vr1(mask) \le vr2(mask) *)$ 

but it ain't broke, so don't fix it. \*)

(\* Could refactor this into call of double-masked version,

```
copyVR[mask_, vr_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = zeroVR[]},
    Map[(vrP[#]] = vr[#]]) &, indices];
    vrP]];
(* See rows moving down one section *)
If[unitTesting, Module[{vr1 = randomizedVR[], src, dest},
   src = copyVR[16^^1111, vr1];
   dest = copyVR[16^^2222, 16^^1111, vr1];
   echo[tinyPlot/@<|"vr1" → vr1,
       (* single-masked *)
      "src" → src,
      (* double-masked *)
       "dest" → dest|>];
   Assert[dest[1+1]] === src[1+0]] === vr1[1+0]];
   Assert[dest[1+5]] === src[1+4]] === vr1[1+4]];
   Assert[dest[1+9]] === src[1+8]] === vr1[[1+8]]];
   Assert[dest[1 + 13]] === src[[1 + 12]] === vr1[[1 + 12]];
   (* Test andWordlines. *)
   Assert[src[1+0]] === andWordlines[src[1+0]], dest[1+1]]];
   echo[tinyPlot[{src[1+0]}}]]; ]];
```

In[284]:=

```
(* single-masked version; no double-masked version for 'not' *)
(* BELEX: vr = VR(0); ~vr(mask); return vr *)
notVR[mask_, vr_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = zeroVR[]},
    Map[(vrP[#]] = 1 - vr[#]]) &, indices];
    vrP]];
(* double-masked version *)
(* BELEX: vr = 0; vr = vr1(m1) ^ vr2(m2); return vr *)
xorVRs[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Module[{vrP = zeroVR[]},
    Map[(vrP[ix1[#]]] = Mod[vr1[ix1[#]]] + vr2[ix2[#]]], 2]) &, Range[Length@ix1]];
    vrP]];
(* single-masked version *)
(* BELEX: vr = 0; vr = vr1(mask) ^ vr2(mask); return vr *)
xorVRs[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = zeroVR[]},
    Map[(vrP[#]] = Mod[vr1[#]] + vr2[#]], 2]) &, indices];
    vrP]];
(* See rows moving down one section *)
If[unitTesting, Module[{vr1 = randomizedVR[], src, dest},
   src = copyVR[16^^1111, vr1];
   dest = copyVR[16^^2222, 16^^1111, vr1];
   echo[tinyPlot/@<|"vr1" \rightarrow vr1,
       (* single-masked *)
       "src" → src,
       (* double-masked *)
       "dest" → dest|>];
   Assert[dest[1+1]] === src[1+0]] === vr1[1+0]];
   Assert[dest[1+5]] === src[1+4]] === vr1[1+4]];
   Assert[dest[1+9]] === src[1+8]] === vr1[1+8]];
   Assert[dest[1 + 13]] === src[[1 + 12]] === vr1[[1 + 12]]; ]];
```



In[288]:=

```
(* BELEX: vr = 0; vr = vr1(m1) & vr2(m2); return vr *)
andVRs[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Module[{vrP = zeroVR[]},
    Map[(vrP[ix1[#]]] = vr1[ix1[#]]] * vr2[ix2[#]]]) &, Range[Length@ix1]];
    vrP]];
(* single-masked version *)
(* BELEX: vr = 0; vr = vr1(mask) & vr2(mask); return vr *)
andVRs[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = zeroVR[]},
    Map[(vrP[#]] = vr1[#]] * vr2[#]]) &, indices];
    vrP]];
(* double-masked version *)
(* BELEX: vr = 0; vr = vr1(m1) & vr2(m2); return vr *)
orVRs[m1_, vr1_, m2_, vr2_] :=
  Module[{vrP = zeroVR[]},
   vrP = andVRs[m1, vr1, m2, vr2] + xorVRs[m1, vr1, m2, vr2];
   vrP];
(* single-masked version *)
(* BELEX: vr = 0; vr = vr1(mask) | vr2(mask); return vr *)
orVRs[mask_, vr1_, vr2_] :=
  Module[{vrP = zeroVR[]},
   vrP = andVRs[mask, vr1, vr2] + xorVRs[mask, vr1, vr2];
   vrP];
If unitTesting,
  Module \[ \{vr1, vr2, vr1c, vr2c, N = NSECTIONS * NPLATS, \]
    σOr, σAnd, σXor, eOr, eAnd, eXor, mOr, mAnd, mXor, sOr,
    sAnd, sXor, ninesOr, ninesAnd, ninesXor, kOr, kAnd, kXor},
   vr1 = randomizedVR[];
   vr2 = randomizedVR[];
   vr1c = copyVR[vr1];
   vr2c = copyVR[vr2];
   e0r = 3. N / 4; \sigma0r = Sqrt[3. N / 16];
   eAnd = N / 4.; \sigmaAnd = Sqrt[3. N / 16];
   eXor = N / 2.; \sigmaXor = Sqrt[N / 4.];
   mOr = N * Mean[1. Flatten@orVRs[vr1, vr2]];
```

```
sOr = 1. \sqrt{N} StandardDeviation[Flatten@orVRs[vr1, vr2]];
mAnd = N * Mean[1. Flatten@andVRs[vr1, vr2]];
sAnd = 1. \sqrt{N} StandardDeviation[Flatten@andVRs[vr1, vr2]];
mXor = N * Mean[1. Flatten@xorVRs[vr1, vr2]];
sXor = 1. \sqrt{N} StandardDeviation[Flatten@xorVRs[vr1, vr2]];
k0r = Abs[m0r - e0r] / \sigma0r;
kAnd = Abs[mAnd - eAnd] / \sigma And;
kXor = Abs[mXor - eXor] / σXor;
(* "nines" means
 "with this many nines of reliability, a random sample has a k number of
   sigmas less than the observed k_o number of sigmas of this sample."
 A small number of nines means that a small number of random
 samples are "better" than this one,
that this event is not rare. A large number of nines means
 this is a rare event. Anything more than 2 nines means
 a 1/100 cumulative chance that this event is random;
rare, but expected in more than 100 trials. *)
nines0r = (0.47 + 0.42 \text{ kOr})^2;
Assert[nines0r < 2.0, "rare fluctuation in 0r"];
ninesAnd = (0.47 + 0.42 \text{ kAnd})^2;
Assert[ninesAnd < 2.0, "rare fluctuation in And"];</pre>
ninesXor = (0.47 + 0.42 kXor)^{2};
Assert[ninesXor < 2.0, "rare fluctuation in Xor"];
echo@<|"e0r" \rightarrow e0r, "m0r" \rightarrow m0r,
  "\sigma 0r" \rightarrow \sigma 0r, "s0r" \rightarrow s0r, "k0r" \rightarrow k0r, "9s0r" \rightarrow nines0r;
echo@<|"eAnd" → eAnd, "mAnd" → mAnd,
  "σAnd" → σAnd, "sAnd" → sAnd, "kAnd" → kAnd, "9sAnd" → ninesAnd|>;
echo@<|"eXor" → eXor, "mXor" → mXor,
  "σXor" → σXor, "sXor" → sXor, "kXor" → kXor, "9sXor" → ninesXor|>;
echo@(tinyPlot/@<|"or" → orVRs[vr1, vr2],
     "and" → andVRs[vr1, vr2], "xor" → xorVRs[vr1, vr2] |>);
(* Assert no changes to originals. *)
Assert[vr1 === vr1c];
Assert[vr2 === vr2c]; ||;
```

```
» <|eOr → 384., mOr → 371., σOr → 9.79796, sOr → 10.1178, kOr → 1.32681, 9sOr → 1.05526|>
```

- > ⟨ eAnd → 128., mAnd → 113., σAnd → 9.79796, sAnd → 9.39324, kAnd → 1.53093, 9sAnd → 1.23875 |>
- » ⟨jeXor → 256., mXor → 258., σXor → 11.3137, sXor → 11.3244, kXor → 0.176777, 9sXor → 0.296204|>



### 11.8.7 Masked Ops into Left-Initialized Results

Updating arrays in-place is not convenient in Mathematica. Let's model BELEX like vr1(mask) ^= vr2(mask) with Mathematica vr1 = xorVRsL[mask, vr1, vr2].

BELEX: vr1(m1) <= vr2(m2); return vr1 leaving unmasked bits as originally in vr1

BELEX: return ~vr(mask) leaving unmasked bits alone

BELEX: vr1 <= vr1(m1) ^ vr2(m2); return vr1 also vr1(m1) ^= vr2(m2)leaving unmasked bits as originally in vr1

BELEX: vr1 <= vr1(m1) & vr2(m2); return vr1</pre> also vr1(m1) &= vr2(m2)leaving unmasked bits as originally in vr1

BELEX: vr1 <= vr1(m1) | vr2(m2); return vr1</pre> also  $vr1(m1) \mid = vr2(m2)$ leaving unmasked bits as originally in vr1

In[293]:=

```
(* double-masked version *)
(* BELEX: vr1(m1) \le vr2(m2) *)
(* leaving unmasked bits as originally in vr1 *)
copyVRsL[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Module[{vrP = vr1},
    Map[(vrP[ix1[#]]] = vr2[ix2[#]]]) &, Range[Length@ix1]];
    vrP]];
If[unitTesting,
  Module[{vr1 = randomizedVR[], vr2 = randomizedVR[], result},
   result = copyVRsL[16^^3333, vr1, 16^^CCCC, vr2];
   Assert[result[1 + 0]] === vr2[1 + 2]];
   Assert[result[1 + 1]] === vr2[1 + 3]];
   Assert[result[1 + 2]] === vr1[[1 + 2]];
   Assert[result[1+3]] === vr1[[1+3]];
   Assert[result[1 + 4]] === vr2[1 + 6]];
   Assert[result[1+5]] === vr2[1+7]];
   Assert[result[1+6]] === vr1[[1+6]];
   Assert[result[1+7]] === vr1[[1+7]];
   Assert[result[1+8]] === vr2[1+ 10]];
   Assert[result[1+9]] === vr2[1+ 11]];
   Assert[result[1 + 10]] === vr1[[1 + 10]];
   Assert[result[1 + 11]] === vr1[[1 + 11]];
   Assert[result[1 + 12]] === vr2[[1 + 14]];
   Assert[result[1 + 13]] === vr2[[1 + 15]];
   Assert[result[1 + 14]] === vr1[[1 + 14]];
   Assert[result[1 + 15]] === vr1[[1 + 15]];
   echo[tinyPlot /@ <|"vr1" → vr1, "vr2" → vr2, "res" → result|>]; ]];
```

```
(* single-masked version *)
(* BELEX: vr1(mask) \le vr2(mask) *)
(* leaving unmasked bits as originally in vr1 *)
```

```
copyVRsL[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = vr1},
    Map[(vrP[#]] = vr2[#]]) &, indices]; vrP]];
(* single-masked version; no double-masked version for 'not' *)
(* BELEX: return ~vr(mask), leaving unmasked bits alone *)
notVRL[mask_, vr_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = vr},
    Map[(vrP[#]] = 1 - vr[#]]) &, indices]; vrP]];
(* double-masked version *)
(* BELEX: vr=vr1; vr = vr1(m1) ^ vr2(m2); return vr *)
(* leaving unmasked bits as originally in vr1 *)
xorVRsL[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Module[{vrP = vr1},
    Map[(vrP[ix1[#]]] = Mod[vr1[ix1[#]]] + vr2[ix2[#]]], 2]) &, Range[Length@ix1]];
    vrP]];
(* single-masked version *)
(* BELEX: vr=vr1; vr = vr1(mask) ^ vr2(mask); return vr *)
(* leaving unmasked bits as originally in vr1 *)
xorVRsL[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = vr1},
    Map[(vrP[#]] = Mod[vr1[#]] + vr2[#]], 2]) &, indices];
    vrP]];
(* double-masked version *)
(* BELEX: vr=vr1; vr = vr1(m1) & vr2(m2); return vr *)
(* leaving unmasked bits as originally in vr1 *)
andVRsL[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Module[{vrP = vr1},
    Map[(vrP[ix1[#]]] = vr1[ix1[#]]] * vr2[ix2[#]]]) &, Range[Length@ix1]];
    vrP]];
If[unitTesting,
```

```
Module[{vr1 = randomizedVR[], vr2 = randomizedVR[], result},
 result = andVRsL[16^^3333, vr1, 16^^CCCC, vr2];
 Assert[result[1+0]] === andWordlines[vr1[[1+0]], vr2[[1+2]]]];
 Assert[result[1 + 1]] === andWordlines[vr1[1 + 1]], vr2[1 + 3]]];
 Assert[result[1 + 2]] === andWordlines[vr1[1 + 2]], vr1[[1 + 2]]];
 Assert[result[1+3]] === andWordlines[vr1[1+3]], vr1[1+3]]];
 Assert[result[1 + 4]] === andWordlines[vr1[1 + 4]], vr2[1 + 6]]];
 Assert[result[1 + 5]] === andWordlines[vr1[1 + 5]], vr2[1 + 7]]]];
 Assert[result[1 + 6]] === andWordlines[vr1[1 + 6]], vr1[1 + 6]]];
 Assert[result[1 + 7]] === andWordlines[vr1[1 + 7]], vr1[1 + 7]]];
 Assert[result[1 + 8]] === andWordlines[vr1[1 + 8]], vr2[1 + 10]]]];
 Assert[result[1+9]] === andWordlines[vr1[1+9]], vr2[1+11]]];
 Assert[result[1 + 10]] === andWordlines[vr1[1 + 10]], vr1[1 + 10]]];
 Assert[result[1+11]] === andWordlines[vr1[1+11]], vr1[1+11]]];
 Assert[result[1 + 12]] === andWordlines[vr1[1 + 12]], vr2[1 + 14]]];
 Assert[result[1 + 13]] === andWordlines[vr1[1 + 13]], vr2[1 + 15]]]];
 Assert[result[1 + 14]] === andWordlines[vr1[1 + 14]], vr1[1 + 14]]];
 Assert[result[1 + 15]] === andWordlines[vr1[1 + 15]], vr1[1 + 15]]];
 echo[tinyPlot/@<|"vr1" \rightarrow vr1, "vr2" \rightarrow vr2, "res" \rightarrow result|>]; ]];
```





In[301]:=

```
(* single-masked version *)
(* BELEX: vr=vr1; vr = vr1(mask) & vr2(mask); return vr *)
(* leaving unmasked bits as originally in vr1 *)
andVRsL[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Module[{vrP = vr1},
    Map[(vrP[#]] = vr1[#]] * vr2[#]]) &, indices];
    vrP]];
If[unitTesting,
 Module[{vr1 = vrFromImmediate[16^^fca3], vr2 = vrFromImmediate[16^^f00f]},
  echo[tinyPlot/@<|"x^y" \rightarrow vr1,
       "bggl" → vr2, "and2" → andVRs[16^^4444, vr1, vr2] |>];]]
(* double-masked version *)
(* BELEX: vr = 0; vr = vr1(m1) & vr2(m2); return vr *)
```

```
(* leaving unmasked bits as originally in vr1 *)
orVRsL[m1_, vr1_, m2_, vr2_] :=
  Module[{vrP = vr1},
   vrP = andVRs[m1, vr1, m2, vr2] + xorVRs[m1, vr1, m2, vr2];
(* single-masked version *)
(* BELEX: vr=vr1; vr = vr1(mask) | vr2(mask); return vr *)
(* leaving unmasked bits as originally in vr1 *)
orVRsL[mask_, vr1_, vr2_] :=
  Module[{vrP = vr1},
   vrP = andVRs[mask, vr1, vr2] + xorVRs[mask, vr1, vr2];
   vrP];
If[unitTesting,
  Module[{vr1 = randomizedVR[], vr2 = randomizedVR[], vr1cp},
   vr1cp = vr1;
   echo[tinyPlot/@
      <|"vr1" → vr1, "vr1cp" → vr1cp, "vr2" → vr2|>];
   (* Verify no change-in-place. *)
   copyVRsL[16^^0F0F, vr1, vr2];
   copyVRsL[16^^F0F0, vr1, zeroVR[]];
   Assert[vr1 === vr1cp];
   (* Verify copy on output. *)
   vr11 = copyVRsL[16^^0F0F, vr1, vr2];
   vr12 = copyVRsL[16^^F0F0, vr11, zeroVR[]];
    tinyPlot /@ <|"vr11" → vr11, "vr12" → vr12, "vr2" → vr2, "vr1cp" → vr1cp|>]; ]];
                    bggl →
                                          and2 →
```



### 11.8.8 Masked Comparison Ops

In[306]:=

```
ClearAll[equalVRs];
(* double-masked version *)
equalVRs[m1_, vr1_, m2_, vr2_] :=
  With[{ix1 = 1 + sectionListFromSectionMask[m1],
    ix2 = 1 + sectionListFromSectionMask[m2]},
   Assert[Length@ix1 === Length@ix2];
   Fold[(#1 && (vr1[ix1[#2]]] === vr2[ix2[#2]])) &, True, Range[Length[ix1]]]];
(* single-masked version *)
equalVRs[mask_, vr1_, vr2_] :=
  With[{indices = 1 + sectionListFromSectionMask[mask]},
   Fold[(#1&& (vr1[#2]] === vr2[#2])) &, True, indices]];
If[unitTesting,
  Module[{vr1 = randomizedVR[], vr2, vr1c, vr2c},
   (* Modify this copy below. *)
   vr2 = copyVR[vr1];
   Assert[equalVRs[16^^FFFF, vr1, vr2]];
   (* Flip one bit in vr2. *)
   vr2[4, 19] = 1 - vr2[4, 19];
   echo[tinyPlot /@ <|"vr1" → vr1, "vr2" → vr2|>];
   (* Assert (in) equalities on sections with a changed bit. *)
   Assert[Not[equalVRs[16^^FFFF, vr1, vr2]]];
   Assert[equalVRs[16^^FFF7, vr1, vr2]];
   (* Exclude top 8 rows from XOR for vizualization (little-endian). *)
   echo[tinyPlot@xorVRsL[16^^00ff, vr1, vr2]]; ]];
```





ggl and bggl

#### 11.9 GGL & BGGL

While it's a machine register, GGL is semantically useful at the BELEX level, the level of user-written code. Its functionality is crucial for the GVML adder.

GGL has four rows called *groups*. Each group has the shape of a wordline or section, namely, a 1×NPLATS array of bits. We write GGL in all-caps. It is therefore a machine variable by our naming convention, and normally opaque to BELEX code. We write bggl for a system-supplied, user-visible, virtual VR that expands the four groups of GGL into 16 sections so as to have the shape of an ordinary BELEX VR variable. Group 0 of GGL corresponds to sections {0, 1, 2, 3} of bggl, group 1 of GGL corresponds to rows {4, 5, 6, 7} bggl and so forth. Sections {0, 1, 2, 3} of bggl are always mutually equal; sections {4, 5, 6, 7} of bggl are always mutually equal, and so forth. These facts are evident in the visualizations below.

Internally, bggl may cache bits in the hardware register GGL.

The following mechanization assumes that NSECTIONS === 16, thus the stride is 4.

In[310]:=

```
ClearAll[gglInit, bggl, bgglFromGGL, toGGL];
Assert[Quotient[NSECTIONS, 4] === 4];
bggl[mask_, vrs_List] := bgglFromGGL[toGGL[mask, vrs]];
bgglFromGGL[ggl_] := Module[{group, result = zeroVR[], i, j},
   For[i = 0, i < NSECTIONS, i++,</pre>
    For [j = 0, j < NPLATS, j++, (* trog now; looking forward to TARTAN *)
     group = Quotient[i, 4];
     result[1+i, 1+j] = ggl[group+1, j+1]
    ]]; result];
gglInit[] := ConstantArray[1, {4, NPLATS}];
toGGL[mask_, vrs_List] :=
  Module[{vr, ggl = gglInit[], bns = sectionListFromSectionMask[mask]},
   Assert[0 ≤ Length[vrs] ≤ 3, "incorrectNumberOfVRs"];
   vr = oneVR[];
   vr = Fold[andVRs[mask, #1, #2] &, vr, vrs];
   Module[{i, line},
    For [i = 0, i < 4, i++,
     For[line = 0, line < 4, line++,
       (* Stride is 4. *)
      With[{index = 4 i + line},
        If[MemberQ[bns, index],
         ggl[[1 + i]] = andWordlines[ggl[[1 + i]], vr[[1 + index]]]
        ]]]]]; ggl];
If[unitTesting,
 Module[{v = randomizedVR[], ggl, bgglCache},
  ggl = toGGL[16^^3333, {v}];
  (* Always remember to add one to zero-based indices in Mathematica. *)
  (* Here (and very often below), we do so explicitly in the brackets. *)
  Assert[ggl[1+0]] === andWordlines[v[1+0]], v[1+1]]];
  Assert[ggl[1+1]] === andWordlines[v[1+4]], v[1+5]]];
  Assert[ggl[1+2]] === andWordlines[v[1+8]], v[1+9]]];
  Assert[ggl[1+3]] === andWordlines[v[1+12]], v[1+13]]];
  bgglCache = bgglFromGGL[ggl];
  Assert[bgglCache === bggl[16^^3333, {v}]];
  echo@(tinyPlot/@<|"vr" \rightarrow v, "ggl" \rightarrow ggl,
       "bgglCall" → bggl[16^^3333, {v}], "bgglCache" → bgglCache|>);]]
```



#### 11.10 GL & BGL

Let's do for GL as we did for GGL. It's easier because GL has only one wordline: its shape is  $1 \times NPLATS$ . GL and bgl first becomes useful in Instruction 8.

In[317]:=

```
ClearAll[glInit, bgl, bglFromGL, toGL];
bgl[mask_, vrs_List] := bglFromGL[toGL[mask, vrs]];
bglFromGL[gl_] := Module[{result = zeroVR[], i, j},
   For[i = 0, i < NSECTIONS, i++,</pre>
    For [j = 0, j < NPLATS, j++, (* trog now; looking forward to TARTAN *)
     result[1+i, 1+j] = gl[1, j+1]
    ]]; result];
glInit[] := ConstantArray[1, {1, NPLATS}];
toGL[mask_, vrs_List] :=
  Module[{vr, gl = glInit[], bns = sectionListFromSectionMask[mask]},
   Assert[0 ≤ Length[vrs] ≤ 3, "incorrectNumberOfVRs"];
   vr = oneVR[];
   vr = Fold[andVRs[mask, #1, #2] &, vr, vrs];
   Module[{line},
    For[line = 0, line < NSECTIONS, line++,</pre>
     If[MemberQ[bns, line],
       gl[[1]] = andWordlines[gl[[1]], vr[[1 + line]]]
     ]]]; gl];
If[unitTesting,
 Module[{v = randomizedVR[], gl, bglCache},
  gl = toGL[16^^3, {v}];
  (* Always remember to add one to zero-based indices in Mathematica. *)
  (* Here (and very often below), we do it explicitly in the brackets. *)
  Assert[gl[1+0] === andWordlines[v[1+0]], v[1+1]]];
  bglCache = bglFromGL[gl];
  Assert[bglCache === bgl[16^^3, {v}]];
  echo@(tinyPlot /@ <|"vr" \rightarrow v, "gl" \rightarrow gl,
       "bglCall" → bgl[16^^3, {v}], "bglCache" → bglCache|>);]]
```



# 11.11 Analysis (UNDONE)

This analysis is COMPLETED, but in a separate document, "belex-syntax-examples-nnn.pdf," where

"nnn" is a revision number (on revision 9 as of 5 August 2021).

```
@belex_apl
def add_u16_literal_sections(Belex, res: VR, x: VR, y: VR) \rightarrow None:
    x\_xor\_y = RN\_REG\_T0
    cout1 = RN_REG_T1
    flags = RN_REG_FLAGS
    C_FLAG = 0
    with apl_commands("instruction 1"):
        RL["0xFFFF"] \leq x()
```

```
with apl_commands("instruction 2"):
    RL["0xFFFF"] ^= y()
    \mathsf{GGL}\,[\,"014589\mathsf{CD"}\,] \ \leq \ \mathsf{RL}\,(\,)
with apl_commands("instruction 3"):
    x\_xor\_y["0xFFFF"] \le RL()
with apl_commands("instruction 4"):
    cout1["048C"] \le RL()
    cout1["159D"] \leq GGL()
    RL["26AE"] \le x_xor_y() \& GGL()
    RL["014589CD"] \le x() \& y()
with apl_commands("instruction 5"):
    cout1["26AE"] \le RL()
    RL["37BF"] \le x_xor_y() \& NRL()
    RL["159D"] |= x_xor_y() & NRL()
    RL["26AE"] \le x() \& y()
with apl_commands("instruction 6"):
    cout1["37BF"] \le RL()
    RL["37BF"] \le x() \& y()
    RL["26AE"] \mid = x_xor_y() & NRL()
    GGL["0"] \leq RL()
with apl_commands("instruction 7"):
    RL["37BF"] \mid = x_xor_y() \& NRL()
    GL["3"] \leq RL()
    RL["0"] \leq cout1()
with apl_commands("instruction 8"):
    RL["4567"] |= cout1() & GL()
    GL["7"] \leq RL()
    res["0"] \leq RL()
with apl_commands("instruction 9"):
    RL["89AB"] |= cout1() & GL()
    GL["B"] \leq RL()
    RL["0"] \leq GGL()
with apl_commands("instruction 10"):
    RL["CDEF"] |= cout1() & GL()
    GL["F"] \leq RL()
with apl_commands("instruction 11"):
    \# flags[f"0<<{C_FLAG}"] \leq GL() \# proposed new syntax
    flags["0"] \leq GL()
    \# RL["~0"] \le x_xor_y() \land NRL() \# proposed new syntax
    RL["0xFFFE"] \le x_xor_y() ^ NRL()
with apl_commands("instruction 12"):
    # res["~0"] ≤ RL() # proposed new syntax
    res["0xFFFE"] \leq RL()
```

# 11.12 Instructions 1 through 3

■ Changed: RL\*, GGL\*, x-y

**■** Used: *x*, *y* 

Note on the running example: to quickly find any failed Assertions, search the notebook for the word

The first three instructions (bundles of parallel commands enclosed in curly braces) put  $x \vee y$  (x XOR y) into RL and then some sections of RL into GGL.

```
1.1 FFFF
                RL = SB[x];
}{ 2.1 FFFF
             : RL ^= SB[y];
  2.2 3333
            : GGL = RL;
                              (* Safe 9.2 -- uses updated RL *)
           : SB[x⊻y] = RL; (* separate instruction, new RL *)
}{ 3.1 FFFF
```

### 11.12.1 BELEX

```
with apl_commands("instruction 1"):
      RL["0xFFFF"] <= x()
with apl_commands("instruction 2"):
    RL["0xFFFF"] ^= y()
    GGL["014589CD"] <= RL()</pre>
```

### 11.12.2 Running Example

In[323]:=

```
ClearAll[i1thru3, g13, g4, g5, g6, g7, g8, g9, gA, gB, gC, gD, gE, gF];
i1thru3[machineAndBelexState Association, x , y ] :=
  Module[{h = machineAndBelexState,
    xvr = vrFromImmediate[x], yvr = vrFromImmediate[y](* weaker test *)},
   (* a 32x stronger test *)
   xvr = randomizedVR[]; yvr = randomizedVR[];
   (* BELEX variables in lower case;
   machine-state variables in upper case *)
   h["x*y"] = xorVRs[xvr, yvr]; (*instr 3*)
   h["vx"] = xvr;
   h["vy"] = yvr;
   h["RL"] = h["x - y"];
   h["GGL"] = toGGL[m3333, {h["x_y"]}];
   (* User might create a variable to cache the results of call of bggl. *)
   h["bgglCache"] = bggl[m3333, {h["x-y"]}];
   h["xy"] = andVRs[xvr, yvr];
   h(* Return modified machine and BELEX state. *)];
If [unitTesting,
  echo[tinyPlot /@ (g13 = i1thru3[<||>,
        echo@RandomInteger[{0, 65535}],
        echo@RandomInteger[{0, 65535}]])];
  Do[Assert[g13["GGL"][1 + i + 0]] === andWordlines[
       g13["x-y"][1+4i+0],
       g13["x^y"][1 + 4 i + 1]], "2.2"], {i, 0, 3, 1}]];
```

- **»** 43
- **»** 48 300



### 11.13 Instruction 4

All commands are compatible due to disjoint section masks.

- Changed: c<sub>"048C"</sub>, c<sub>"159D"</sub>, RL<sub>"048C"</sub>, RL<sub>"159D"</sub>, RL<sub>"26AE"</sub>
- Used: RL<sub>"048C"</sub>, GGL<sub>0</sub>, x-y<sub>"26AE"</sub>, xy<sub>"048C"</sub>, xy<sub>"159D"</sub>

```
}{ 4.1 1111
                     SB[cout1] = RL;
                                               (* change c<sub>"048C"</sub> *)
                     SB[cout1] = GGL; (* change c_{"159D"} *)
   4.2 1111<<1 :
```

```
4.3 1111<<2 : RL = SB[x y] & GGL; /* (CIN & x y) */
  4.4 3333 : RL = SB[x,y];
                                       (* safe 9.1 write into 4.1 SB before read
into RL *)
                                       /* CALC COUTO */
```

#### 11.13.1 BELEX

```
with apl_commands("instruction 4"):
            cout1["048C"] <= RL()
            cout1["159D"] <= GGL()
In[0]:=
            RL["26AE"] \le x_xor_y() \& GGL()
            RL["014589CD"] \le x() & y()
```

## 11.13.2 Running Example

Break up the computation into a functional composition of sub-computations.

In[326]:=

```
ClearAll[i4, i41, i42, i43, i44, g41, g42, g43];
i4 = i44@*i43@*i42@*i41;
```

4.1: **C**"048C" := X\*Y"048C"

subst RL from 2.1

In[328]:=

```
i41[machineAndBelexState_Association] := Module[{h = machineAndBelexState},
   (* Assume initial contents of c don't matter. Take zeros
     via masked operation into a zero-initialized results. *)
   (* 4.1 *)
   (* user writes: C<sub>"048C"</sub>:=x<sub>y<sub>"048C"</sub></sub> *)
   h["c"] = copyVR[s048C@h["x_y"]];
   (* single-masked, zero-initialized *)
   (* POSTCONDITIONS *)
   (* Check that RL (all sections) contains what we think it contains.
     This check supports the manual substitution of 4.1 from 2.1. *)
   Assert[h["RL"] === h["x*y"], "4.1a"];
   (* Check that c:048C was loaded properly. *)
   check4s[h["c"], h["x*y"], 0, "4.1b"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g41 = i41[g13]];
```

```
4.2: C_{"159D"} := X_y_{"048C"} \& X_y_{"159D"},
```

subst GGL from 2.2; explicit AND

In[330]:=

```
i42[machineAndBelexState Association] := Module[{h = machineAndBelexState, t},
   (* 4.2 PRECONDITIONS *)
   (* Into sections 159D of c,
   copy sections 159D of x-y and bggl (for a check; it's not BELEX).
     Leave the other sections of c alone. *)
   (* Check contents of cached value of bggl. *)
   Assert[h["bgglCache"] === bggl[m3333, {h["x^y"]}]];
   t = copyVRsL[s159D@h["c"], h["bgglCache"]];
   (* single-masked, left-initialized,
   from double-masked, left-initialized, explicit AND *)
   (* 4.2 *)
   (* user writes: C"159D":=X-Y"048C"&X-Y"159D" *)
   h["c"] = copyVRsL[s159D@h["c"],
     andVRs[s159D@h["x-y"], s048C@h["x-y"]]];
   (* POSTCONDITIONS *)
   (* Check that the two ways of filling sections 159D of c are the same. *)
   Assert[t === h["c"], "4.2"];
   (* Check that c:048C is unchanged. Ditto c:26AE and c:37BF*)
   check4s[h["c"], h["x-y"], 0, "4.2a0"];
   check4s[h["c"], zeroVR[], 2, "4.2a2"];
   check4s[h["c"], zeroVR[], 3, "4.2a3"];
   (* Check that c:159D is loaded correctly. *)
   Do[Assert[h["c"][1 + i + 1]] === andWordlines[
       h["x-y"][1+i+0]],
       h["x^y"][1+i+1]], "4.2a1"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g42 = i42[g41]];
```

4.3:  $RL_{"26AE"} := x_y_{"048C"} & x_y_{"159D"} & x_y_{"26AE"}$ NO BELEX: subst GGL from 2.2; commute

```
i43[machineAndBelexState Association] :=
  Module[\{h = machineAndBelexState, u, w, x_y, and = andWordlines\}\},
   x \cdot y = h["x \cdot y"];
   (* 4.3 PRECONDITIONS *)
   (* Ensure m3333 bggl wordlines are as expected. *)
   Assert[equalVRs[s26AE@h["bgglCache"], s048C@h["bgglCache"]], "4.3a"];
   Do[Assert[h["bgglCache"] [1 + i + 2] (* bggl:26AE *) === and[
        x \cdot y [1 + i + 0] (*048C*),
        x-y[1+i+1](*159D*)], "4.3b"], {i, 0, 12, 4}];
   u = andVRs[s26AE@x*y, h["bgglCache"]]; (* zero-initialized *)
   (* Test the u's use of bggl against manual substitution for bggl. *)
   Do[Assert[u[1+i+2](*26AE*) === and[and[
         x - y[1 + i + 0](*048C*),
         x - y[1 + i + 1](*159D*)],
        x_y[1+i+2](*26AE*)], "4.3c2"], {i, 0, 12, 4}];
   check4s[u, zeroVR[], 0, "4.3c0"];
   check4s[u, zeroVR[], 1, "4.3c1"];
   check4s[u, zeroVR[], 3, "4.3c3"];
   (* 4.3 *)
   (* Test the BELOPS expression for the substitution. *)
   w = andVRs[s26AE@x^y, s159D@andVRs[s159D@x^y, s048C@x^y]];
   Assert[u === w, "4.3"]; (* two different pathways to assert *)
   Do[check4s[u, w, i, "4.3d"], {i, 0, 3, 1}];
   (* Would the user save this value in a variable? Yes. In 5.1,
   it's going into c<sub>"26AE"</sub>. *)
   (* The internal machination of caching
    it in RL is not visible to the BELEX programmer. *)
   (* Preserve other contents of RL via single-masked,
   left-initialized copy. *)
   h["RL"] = copyVRsL[s26AE@h["RL"], w];
   (* POSTCONDITIONS *)
   Do[Assert[h["RL"][1+i+2](* RL:26AE *) === and[and[
         x-y[1+i+0], (* x-y:048C *)
         x-y[1+i+1]], (* x-y:159D *)
        x-y[1+i+2]], (* x-y:26AE *)
      "4.3rl2"], {i, 0, 12, 4}];
   (* Check that the rest of RL is unchanged from 3.1. *)
   check4s[h["RL"], x<sub>y</sub>, 0, "4.3rl0"];
   check4s[h["RL"], x<sub>y</sub>, 1, "4.3rl1"];
   check4s[h["RL"], x<sub>*</sub>y, 3, "4.3rl3"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g43 = i43[g42]];
```

```
4.4: RL"014589CD" := XY"014589CD"
```

```
NO BELEX: SB[x,y] =def= x&y =def= xy
```

In[334]:=

```
i44[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, and = andWordlines, xy, x-y},
   xy = h["xy"]; x_y = h["x_y"];
   h["RL"] = copyVRsL[s3333@h["RL"], xy];
   (* POSTCONDITIONS *)
   (* changes expected in rl every 4 starting at offsets 0 and 1. *)
   check4s[h["RL"], xy, 0, "4.4a0"];
   check4s[h["RL"], xy, 1, "4.4a1"];
   (* offset 3 unchanged *)
   check4s[h["RL"], x<sub>*</sub>y, 3, "4.4a3"];
   (* check no changes also in RL:26AE *)
   Do[Assert[h["RL"][1+i+2](* RL:26AE *) === and[and[
         x_y[1+i+0], (* x_y:048C *)
        x_y[1+i+1]], (* x_y:159D *)
       x_y[1+i+2]], (* x_y:26AE *)
     "4.4a2"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
(* Do the composed computation for all of instruction 4. *)
If[unitTesting, Module[{}, g4 = i4[g13];
   echo[tinyPlot/@g4];]];
```



#### 11.14 Instruction 5

- Changed: c<sub>"26AE"</sub>, RL<sub>"37BF"</sub>, RL<sub>"159D"</sub>, RL<sub>"26AE"</sub>
- Used: RL<sub>"26AE"</sub> (9.1 safe to c<sub>"26AE"</sub>), x<sub>2</sub>y<sub>"37BF"</sub>, RL<sub>"26AE"</sub> (via NRL), RL<sub>"159D"</sub> (by |=), x<sub>2</sub>y<sub>"159D"</sub>, RL<sub>"048C"</sub> (via NRL), xy<sub>"26AE"</sub>

```
\{5.1 \ 1111 << 2 : SB[cout1] = RL;
                                         (* 26AE: Safe 9.1: write SB before updating
RL in 5.4*)
  5.2 1111<<3 : RL = SB[x \lor y] \& NRL;
                                        /* 37BF: (CIN & x⊻y) */
  5.3 1111<<1 : RL = SB[x y] \& NRL;
                                        /* 159D: (CIN & x⊻y) */
  5.4 \ 1111 << 2 : RL = SB[x,y];
                                         /* 26AE: CALC COUTO */
```

#### 11.14.1 BELEX

```
with apl_commands("instruction 5"):
    cout1["26AE"] \le RL()
    RL["37BF"] \le x_xor_y() \& NRL()
    RL["159D"] = x_xor_y() & NRL()
    RL["26AE"] \leq x() \& y()
```

NRL semantics (example): NRL<sub>"37BF"</sub> = RL<sub>"26AE"</sub>. Just subtract 1 from each of NRL's section bit-numbers and substitute RL for NRL.

```
5.1: c_{"26AE"} := x_y_{"048C"} \& x_y_{"159D"} \& x_y_{"26AE"}
                                                                      BELEX: subst RL from 4.3
No further BELEX in instruction 5: just storing intermediate values in RL
5.2: RL_{"37BF"} := x_y_{"37BF"} \& NRL_{"37BF"}
                                                                             "equimask" expression
      RL_{"37BF"} := x_y_{"37BF"} \& RL_{"26AE"}
                                                                      NRL semantics
      RL_{"37BF"} := x_y_{"048C"} \& x_y_{"159D"} \& x_y_{"26AE"} \& x_y_{"37BF"}
                                                                            RL from 4.3; commute; not BELEX
5.3: RL_{159D} := RL_{159D} | (x_y_{159D} \& NRL_{159D})
      RL_{"159D"} := RL_{"159D"} \mid (x - y_{"159D"} \& RL_{"048C"})
                                                                             NRL semantics
      RL_{"159D"} := xy_{"159D"} \mid (x_{y_{"159D"}} \& RL_{"048C"})
                                                                             RL<sub>"159D"</sub> from 4.4
      RL_{"159D"} := xy_{"159D"} \mid (x_{y_{"159D"}} \& xy_{"048C"})
                                                                      RL<sub>"048C"</sub> from 4.4
      RL"<sub>159D</sub>" := (xy_{159D} | x_y_{159D}) & (xy_{159D} | xy_{048C})
                                                                             distrib to CNF; not BELEX
5.4: RL"26AE" := Xy"26AE"
                                                                             not BELEX
```

All "reads" into RL are compatible because their section masks are disjoint.

# 11.14.2 Running Example

In[336]:=

```
ClearAll[i5, i51, i52, i53, i54, g51, g52, g53];
i5 = i54@*i53@*i52@*i51;
```

5.1:  $c_{"26AE"} := x_y_{"048C"} & x_y_{"159D"} & x_y_{"26AE"}$ subst RL from 4.3 In[338]:=

```
i51[machineAndBelexState Association] :=
  Module[\{h = machineAndBelexState, and = andWordlines, xy, x_y\},
   xy = h["xy"]; x-y = h["x-y"];
   (* 5.1 *)
   (* single-masked, left-initialized; this is the BELEX the user
    writes to save the value of the complex expression from 4.3. *)
   (* user writes: C"26AE":=X^y"048C"&X^y"159D"&X^y"26AE" *)
   h["c"] = copyVRsL[s26AE@h["c"],
     andVRs[s26AE@x<sub>y</sub>, s159D@andVRs[s159D@x<sub>y</sub>, s048C@x<sub>y</sub>]]];
   (* POSTCONDITIONS *)
   (* Ensure no changes to c:048C. *)
   check4s[h["c"], x<sub>*</sub>y, 0, "5.1a"];
   (* Ensure no changes to c:159D from 4.2. *)
   Do[Assert[h["c"][1 + i + 1]] === and[
        x - y[1 + i + 0],
        x_y[1+i+1]], "5.1b"], {i, 0, 12, 4}];
   (* Ensure c:26AE is loaded with expected values. *)
   Do[Assert[h["c"] [1 + i + 2]] === and[and[
         x - y[1 + i + 0],
         x - y[1 + i + 1]],
        x_y[1+i+2]], "5.1c"], {i, 0, 12, 4}];
   (* Ensure no changes to RL *)
   check4s[h["RL"], xy, 0, "5.1post0"];
   check4s[h["RL"], xy, 1, "5.1post1"];
   check4s[h["RL"], x<sub>y</sub>, 3, "5.1post3"];
   Do[Assert[h["RL"][1+i+2](* rl:26AE *) === andWordlines[andWordlines[
         x - y[1 + i + 0],
         x - y[1 + i + 1]],
        x - y[1 + i + 2]], "5.1post2"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g51 = i51[g4]];
```

No BELEX here, just loading machine state.

```
"equimask" expression
5.2: RL_{"37BF"} := x \cdot y_{"37BF"} \cdot \& NRL_{"37BF"}
5.2.1 RL<sub>"37BF"</sub> := x*y<sub>"37BF"</sub> & RL<sub>"26AE"</sub>
                                                                                 NRL semantics
5.2.2 \, \mathbf{RL}_{"37BF"} := x_{y_{"048C"}} \& x_{y_{"159D"}} \& x_{y_{"26AE"}} \& x_{y_{"37BF"}}
                                                                                         RL from 4.3; commute; BELEX in 6.1
```

In[340]:=

```
i52[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, u, v, xy, x^y, and = andWordlines},
   xy = h["xy"]; x_y = h["x_y"];
   (* 5.2.1 *)
   t = andVRs[s37BF@x_y, s26AE@h["RL"]];
   (* 5.2.2: zero-initialized, right-to-left *)
   u = andVRs[s37BF@x*y,
     s26AE@andVRs[s26AE@x*y,
        s159D@andVRs[s159D@x-y, s048C@x-y]]];
   Assert[t === u, "5.2r2l"];
   (* 5.2.2: zero-initialized, left-to-right *)
   v = andVRs[s37BF@x*y,
     s26AE@andVRs[s26AE@x*y,
        (* only difference is equal by commutativity here *)
        s048C@andVRs[s048C@x-y, s159D@x-y]]];
   Assert[t === u === v, "5.2l2r"];
   h["RL"] = copyVRsL[s37BF@h["RL"], u]; (* left-initialized *)
   (* POSTCONDITIONS: no other changes to RL *)
   check4s[h["RL"], xy, 0, "5.1post0"];
   check4s[h["RL"], xy, 1, "5.1post1"];
   Do[Assert[h["RL"][1+i+2](* rl:26AE *) === and[and[
         x - y[1 + i + 0],
         x - y[[1 + i + 1]],
       x_y[1+i+2]], "5.1post2"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g52 = i52[g51]];
```

No BELEX here; just loading machine state

```
5.3: RL_{159D} := RL_{159D} | (x_y_{159D} \& NRL_{159D})
5.3.1 RL_{159D} := RL_{159D} | (x_y_{159D} \& RL_{048C})
                                                                                     NRL semantics
5.3.2 \, RL_{"159D"} := xy_{"159D"} \mid (x_y_{"159D"} \& RL_{"048C"})
                                                                                     RL<sub>"159D"</sub> from 4.4
                                                                              RL<sub>"048C"</sub> from 4.4
5.3.3 RL_{"159D"} := xy_{"159D"} | (x_y_{"159D"} \& xy_{"048C"})
5.3.4 \, \text{RL}_{"159D"} := (xy_{"159D"} \mid x_{y_{"159D"}}) \, \& \, (xy_{"159D"} \mid xy_{"048C"})
                                                                                     distrib to CNF; usable in 6.3
```

In[342]:=

```
i53[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, u, l, r, xy, x-y, and = andWordlines},
   xy = h["xy"]; x_y = h["x_y"];
   (* zero-initialized; 5.3.2 *)
   t = orVRs[s159D@xy, andVRs[s159D@x_y, s048C@h["RL"]]];
   l = orVRs[s159D@xy, x-y]; (* 5.3.4, left disj *)
   r = orVRs[s159D@xy, s048C@xy]; (* 5.3.4, right disj *)
   (* 5.3.4: conjunctive normal form *)
   u = andVRsL[s159D@l, r];
   Assert[t === u, "5.3"];
   h["RL"] = copyVRsL[s159D@h["RL"], u];
   (* POSTCONDITIONS: no other changes to RL *)
   check4s[h["RL"], xy, 0, "5.3po0"];
   check4s[h["RL"], andVRs[s37BF@x*y, s26AE@h["RL"]], 3, "5.3po3"];
   Do[Assert[h["RL"][1+i+2](* rl:26AE *) === and[and[
         x - y[1 + i + 0],
        x - y[1 + i + 1]],
        x_y[1+i+2]], "5.3po2"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g53 = i53[g52];
 echo[tinyPlot /@g53];]
```



5.4 **RL**"26AE" :=  $xy_{26AE}$ 

In[344]:=

```
i54[machineAndBelexState Association] := Module[{h = machineAndBelexState},
   h["RL"] = copyVRsL[s26AE@h["RL"], h["xy"]];
   (* At this point, after so many unit tests,
   we are confident that the rest of RL is not disturbed *)
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g5 = i5[g4];
 echo[tinyPlot/@g5];]
```

#### 11.15 Instruction 6

- Changed: c<sub>"37BF"</sub>, RL<sub>"26AE"</sub>, RL<sub>"37BF"</sub>, GGL<sub>"0"</sub> (9.2 safe from RL<sub>0</sub>)
- Used: RL<sub>"37BF"</sub>, xy<sub>"37BF"</sub>, RL<sub>"26AE"</sub> (by |=), x<sub>\*</sub>y<sub>"26AE"</sub>, RL<sub>"159D"</sub> (via NRL), RL<sub>0</sub>

```
}{ 6.1 1111<<3 :
                  SB[cout1] = RL;
                                        (* 37BF: Safe 9.1: Write SB before updating
RL *)
  6.2 1111<<3 : RL = SB[x,y];
                                       (* 37BF *)
  6.3 1111<<2 : RL |= SB[x y] & NRL; /* 26AE: (CIN & xy) = COUT? */
                  GGL = RL:
  6.4 0001
```

#### 11.15.1 BELEX

with apl\_commands("instruction 6"):

 $cout1["37BF"] \le RL()$ 

```
RL["37BF"] \leq x() \& y()
         RL["26AE"] = x_xor_y() & NRL()
         GGL["0"] \leq RL()
6.1: C_{"37BF"} := RL_{"37BF"}
                                                                                     RL<sub>"37BF"</sub> from 5.2
      C_{"37BF"} := X_{9}_{"048C"} \& X_{9}_{"159D"} \& X_{9}_{"26AE"} \& X_{9}_{"37BF"}
                                                                                        Section 9.1: safe write (6.1) before
6.2: RL"37BF" := XY"37BF"
read RL<sub>"37BF"</sub> (6.2)
6.3: RL_{26AE} := RL_{26AE} \mid (x_y_{26AE} \& NRL_{26AE})
                                                                                     from 5.4
      RL_{26AE''} := xy_{26AE''} \mid (x - y_{26AE''} \& NRL_{26AE''})
      RL_{"26AE"} := xy_{"26AE"} \mid (x_y_{"26AE"} \& RL_{"159D"})
                                                                               NRL semantics
      RL_{"26AE"} := (xy_{"26AE"} \mid x_y_{"26AE"}) & (xy_{"26AE"} \mid RL_{"159D"})
                                                                                     distrib
```

Notice loose symmetry between 5.3 and 6.3.

## 11.15.2 Running Example

In[346]:=

```
ClearAll[i6, i61, i62, i63, i64, g61, g62, g63];
i6 = i64@*i63@*i62@*i61;
```

6.1:  $c_{"37BF"} := RL_{"37BF"}$  $C_{"37BF"} := X_{y_{"048C"}} \& X_{y_{"159D"}} \& X_{y_{"26AE"}} \& X_{y_{"37BF"}}$ BELEX; subst RL<sub>"37BF"</sub> from 5.2 In[348]:=

```
i61[machineAndBelexState_Association] :=
  Module[\{h = machineAndBelexState, t, u, v, w, l, r, x_y, and = andWordlines\},
   x_y = h["x_y"];
   t = copyVR[s37BF@h["RL"]];
   (* zero-initialized, only for checking *)
   (* 6.1 *)
   (* user writes: C<sub>"37BF"</sub>:=X-y<sub>"048C"</sub>&X-y<sub>"159D"</sub>&X-y<sub>"26AE"</sub>&X-y<sub>"37BF"</sub> *)
   (* explicit computation, right-to-left *)
   u = andVRs[s37BF@x*y, (* same masks *)
     s26AE@andVRs[s26AE@x-y, (* same masks *)
        s159D@andVRs[s159D@x-y, s048C@x-y]]];
   (* explicit computation, left-to-right (probable compiler path) *)
   v = andVRs[s37BF@x*y,
     s26AE@andVRs[s26AE@x-y,
        (* only difference is here, equal by Commutative Law *)
        s048C@andVRs[s048C@x-y, s159D@x-y]]];
   Assert[t === u === v, "6.1"];
   h["c"] = copyVRsL[s37BF@h["c"], u];
   (* POSTCONDITIONS *)
   check4s[h["c"], x-y, 0, "6.1c0"]; (* c:048C *)
   Do[Assert[h["c"][1+i+1]] === andWordlines[ (* c:159D *)
        x - y[1 + i + 0],
        x_y[1+i+1]], "6.1c1"], {i, 0, 12, 4}];
   Do[Assert[h["c"][1+i+2](* c:26AE *) === and[and[
         x - y[1 + i + 0],
         x_y[1+i+1]],
        x-y[1+i+2]], "6.1c2"], {i, 0, 12, 4}];
   Do[Assert[h["c"][1+i+3](* c:37BF *) === and[and[and[
          x - y[1 + i + 0],
          x - y[1 + i + 1]],
         x - y[1 + i + 2]],
        x-y[1+i+3]], "6.1c3"], {i, 0, 12, 4}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g61 = i61[g5];
 echo[tinyPlot /@g61];]
```



bgglCache -







```
6.2: RL"37BF" := XY"37BF"
                                    Section 9.1: safe write (6.1) before read RL<sub>"37BF"</sub> (6.2)
```

Load group 3 of RL on the left-hand side of 6.2 for future use, but we will substitute RL out later.

```
In[350]:=
```

```
i62[machineAndBelexState Association] :=
    Module[{h = machineAndBelexState, u, l, r, xy, x-y},
      xy = h["xy"]; x_y = h["x_y"];
      h["RL"] = copyVRsL[s37BF@h["RL"], xy];
      (* POSTCONDITIONS: no other changes to RL *)
      (* rl:048C, from 4.4 *)
      check4s[h["RL"], xy, 0, "6.2p0"];
      (* rl:159D, from 5.3 *)
      l = orVRs[s159D@xy, x_y];
      r = orVRs[s159D@xy, s048C@xy];
      u = andVRsL[s159D@l, r];
      check4s[h["RL"], u, 1, "6.2p1"];
      (* rl:26AE, from 5.4 *)
      check4s[h["RL"], xy, 2, "6.2p2"];
      (* rl:37BF, from 6.2 (here) *)
      check4s[h["RL"], xy, 3, "6.2p3"];
      h(* Return modified machine and BELEX state. *)];
 If[unitTesting, g62 = i62[g61];
   echo[tinyPlot /@g62];]
6.3: RL_{26AE} := RL_{26AE} \mid (x_y_{26AE} \& NRL_{26AE})
                                                                           from 5.4
     RL_{26AE} := xy_{26AE} \mid (x_y_{26AE} \& NRL_{26AE})
6.3.1 RL_{"26AE"} := xy_{"26AE"} | (x_y_{"26AE"} \& RL_{"159D"})
                                                                      NRL semantics
6.3.2 RL<sub>"26AE"</sub> := l: (xy_{"26AE"} \mid x_{y_{"26AE"}}) & (xy_{"26AE"} \mid RL_{"159D"})
                                                                           distrib
6.3.3 RL<sub>"26AE"</sub> := l:(xy_{"26AE"} \mid x_y_{"26AE"})
                                                                            RL<sub>"159D"</sub> from 5.3
      & (xy_{"26AE"} | r_3 : (r_1 : (xy_{"159D"} | x_y_{"159D"}) & r_2 : (xy_{"159D"} | xy_{"048C"})))
6.3.4 RL"<sub>26AE"</sub> := l: (xy_{26AE''} | x_y_{26AE''})
                                                                           distrib
     & t_1:(xy_{"26AF"} \mid xy_{"159D"} \mid x_{-}y_{"159D"})
     & t_2: (xy_{"26AE"} \mid xy_{"159D"} \mid xy_{"048C"})
```

In[352]:=

```
i63[machineAndBelexState Association] := Module[{h = machineAndBelexState,
    t, t1, t2, t3, u, v, l, l1, r, r1, r2, r3, r4, q1, q2, q3, xy, x-y},
```

```
xy = h["xy"]; x_y = h["x_y"];
   (* 6.3.1: RL_{"26AE"} := xy_{"26AE"} | (x_y_{"26AE"} & RL_{"159D"}) *)
   t = orVRs[s26AE@xy, andVRs[s26AE@x_y, s159D@h["RL"]]];
   (*6.3.2*)
   l = orVRs[s26AE@xy, x_y];
   r = orVRs[s26AE@xy, s159D@h["RL"]];
   u = andVRs[l, r];
   Assert[t === u, "6.3.1 2"];
   (*6.3.3*)
   r1 = orVRs[s159D@xy, x-y];
   r2 = orVRs[s159D@xy, s048C@xy];
   r3 = andVRs[s159D@r1, r2];
   Assert[equalVRs[s159D@r3, h["RL"]], "6.3.3a"];
   r4 = andVRs[l, orVRs[s26AE@xy, s159D@r3]];
   Assert[r4 === t, "6.3.3b"];
   (* 6.3.4 *)
   t1 = orVRs[s26AE@xy, s159D@r1];
   t2 = orVRs[s26AE@xy, s159D@r2];
   t3 = andVRs[l, andVRs[t1, t2]];
   (* 6.3.4, expanded *)
   q1 = orVRs[s26AE@xy, x*y]; Assert[q1 === l, "q1=l"];
   q2 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, x_y]];
   Assert[q2 === t1, "q2=t1"];
   q3 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, s048C@xy]];
   Assert[q3 === t2, "q3=t2"];
   v = andVRs[q1, andVRs[q2, q3]];
   Assert[t3 === u === r4 === t === v, "6.3.1_4"];
   h["RL"] = copyVRsL[s26AE@h["RL"], v];
   Assert[equalVRs[s26AE@h["RL"], v]];
   (* POSTCONDITIONS: no other changes to RL *)
   (* RL:048C, from 4.4 *)
   check4s[h["RL"], xy, 0, "6.2p0"];
   (* RL:159D, from 5.3 *)
   l = orVRs[s159D@xy, x_y];
   r = orVRs[s159D@xy, s048C@xy];
   u = andVRsL[m159D, l, r];
   check4s[h["RL"], u, 1, "6.2p1"];
   (* RL:37BF, from 6.2 (here) *)
   check4s[h["RL"], xy, 3, "6.2p3"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g63 = i63[g62];
 echo[tinyPlot/@g63];]
```



In[354]:=

```
i64[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, x-y, and = andWordlines},
   x \cdot y = h["x \cdot y"];
   t = h["GGL"]; (* copy all lines *)
   t[1+0] = h["xy"][1+0];
   (* overwrite line 0 (don't forget Mathematica's "1" *)
   h["GGL"] = t; (* copy back *)
   h["bgglCache"] = bgglFromGGL[t];
   (* where will we need this? *)
   Do[Assert[h["GGL"][1+i]] === and[x_y[1+4i], x_y[1+4i+1]]], \{i, 1, 3, 1\}];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g6 = i6[g5];
 echo[tinyPlot/@g6];]
```



#### 11.16 Instruction 7

- Changed: RL<sub>"37BF"</sub>, GL (9.2 safe from RL<sub>3</sub>), RL<sub>0</sub>
- Used: RL<sub>"37BF"</sub> (by |=), x<sub>y</sub><sub>"159D","26AE","37BF"</sub>, RL<sub>"26AE"</sub> (via NRL), RL<sub>3</sub>, x<sub>y</sub><sub>0</sub>, xy<sub>\*</sub>

```
RL = SB[x y] & NRL;
                                    /* (CIN & x⊻y) */
7.2 0001<<3:
                                (* Safe 9.2, update RL first *)
             GL = RL;
         : RL = SB[cout1];
7.3 0001
```

#### 11.16.1 BELEX

with apl\_commands("instruction 7"):

```
RL["37BF"] = x_xor_y() & NRL()
           GL["3"] \leq RL()
           RL["0"] ≤ cout1()
7.1: RL_{"37BF"} := RL_{"37BF"} \mid (x_y_{"37BF"} \& NRL_{"37BF"})
       RL_{"37BF"} := RL_{"37BF"} \mid (x_y_{"37BF"} \& RL_{"26AE"})
                                                                                  NRL semantics
       RL_{"37BF"} := xy_{"37BF"} \mid (x_{y}"37BF" \& RL_{"26AE"})
                                                                          from 6.2
                                                                                  from 6.3
       RL_{"37BF"} := xy_{"37BF"} \mid x_{}^{}y_{"37BF"}
       r_1: \& (xy_{"26AF"} \mid x_{-}y_{"26AF"})
       r_2: & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | x\stary<sub>"159D"</sub>)
       r_3: & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | xy<sub>"048C"</sub>)
       RL"378F" :=
                                                                                  distrib
          q_0: (xy_{"37BF"} \mid x_y_{"37BF"})
       q_1: \&(xy_{"37BF"} \mid xy_{"26AE"} \mid x_{}^*y_{"26AE"})
       q_2: & (xy_{"37BF"} | xy_{"26AE"} | xy_{"159D"} | x_y_{"159D"})
       q_3: &(xy<sub>"37BF"</sub> | xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | xy<sub>"048C"</sub>)
7.2: GL := RL_3
                                                                          9.2: load RL<sub>3</sub> before loading GL
       GL:=
                                                                                  from 6.3
          (xy_3 \mid x \cdot y_3)
        &(xy_3 \mid xy_2 \mid x_4y_2)
        \&(xy_3 | xy_2 | xy_1 | x - y_1)
        \&(xy_3 | xy_2 | xy_1 | xy_0)
7.3: RL_0 := c_0
```

Notice loose symmetry to 6.3 and 5.3.

## 11.16.2 Running Example

```
In[356]:=
```

```
ClearAll[i7, i71, i72, i73, g71, g72, g7];
  i7 = i73@*i72@*i71;
7.1: RL_{"37BF"} := RL_{"37BF"} \mid (x_y_{"37BF"} \& NRL_{"37BF"})
7.1.1 RL_{"37BF"} := RL_{"37BF"} | (x_y_{"37BF"} \& RL_{"26AE"})
                                                                                   NRL semantics
7.1.2 RL_{"37BF"} := xy_{"37BF"} | (x_y_{"37BF"} \& RL_{"26AE"})
                                                                           from 6.2
7.1.3 \, \text{RL}_{"37BF"} := xy_{"37BF"} \mid x_{}^{} y_{"37BF"}
                                                                                   from 6.3
       r_1: & (xy<sub>"26AE"</sub> | x\bullety<sub>"26AE"</sub>)
       r_2: & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | x y<sub>"159D"</sub>)
       r_3: & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | xy<sub>"048C"</sub>)
```

```
distrib
7.1.4\,\text{RL}_{"37BF"} :=
            q_0: (xy_{"37BF"} \mid x_y_{"37BF"})
        q_1: &(xy<sub>"37BF"</sub> | xy<sub>"26AE"</sub> | x\bullety<sub>"26AE"</sub>)
        q_2: & (xy_{"37BF"} \mid xy_{"26AE"} \mid xy_{"159D"} \mid x_{}^{*}y_{"159D"})
        q_3: & (xy_{"37BF"} | xy_{"26AF"} | xy_{"159D"} | xy_{"048C"})
```

In[358]:=

```
i71[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, l, r, t, u, v, r1, r2, r3,
    q0, q1, q2, q3, xy, x-y, or = orWordlines, and = andWordlines},
   xy = h["xy"]; x_y = h["x_y"];
   (* 7.1.1: RL<sub>"37BF"</sub>:=RL<sub>"37BF"</sub>| (X^y<sub>"37BF"</sub>&RL<sub>"26AE"</sub>) *)
   t = orVRs[s37BF@h["RL"], andVRs[s37BF@h["x^y"], s26AE@h["RL"]]];
   (* 7.1.3: eliminating RL from right-hand side *)
   r1 = orVRs[s26AE@xy, x_y];
   r2 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, x_y]];
   r3 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, s048C@xy]];
   u = orVRs[s37BF@xy, andVRs[s37BF@x*y, s26AE@andVRs[r1, andVRs[r2, r3]]]];
   Assert[t === u, "7.1.3"];
   (* 7.1.4: testing distributive law *)
   q0 = orVRs[s37BF@xy, x_y];
   q1 = orVRs[s37BF@xy, s26AE@orVRs[s26AE@xy, x-y]];
   q2 = orVRs[s37BF@xy, s26AE@orVRs[s26AE@xy, s159D@orVRs[s159D@xy, x-y]]];
   q3 =
    orVRs[s37BF@xy, s26AE@orVRs[s26AE@xy, s159D@orVRs[s159D@xy, s048C@xy]]];
   v = andVRs[q0, andVRs[q1, andVRs[q2, q3]]];
   Assert[v === andVRs[andVRs[q0, q1], q2], q3], "commut"];
   Assert[t === u === v, "7.1.4"];
   h["RL"] = copyVRsL[s37BF@h["RL"], v];
   (* Test line 3, which is needed later. *)
   Module[{qn0, qn1, qn2, qn3, vn},
    qn0 = or[xy[1+3], x_y[1+3]];
    qn1 = or[or[xy[1+3], xy[1+2]], x_y[1+2]];
    qn2 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], x_y[1+1]];
    qn3 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], xy[1+0]];
    vn = and[and[and[qn0, qn1], qn2], qn3];
    Assert[q0[1+3] === qn0, "7.4.1.0"];
    Assert[q1[1+3] === qn1, "7.4.1.1"];
    Assert[q2[1+3] === qn2, "7.4.1.2"];
    Assert[q3[1+3] === qn3, "7.4.1.3"];
    Assert[h["RL"][1+3]] === vn, "7.1.4a"]];
   (* POSTCONDITIONS: no other changes to RL *)
   (* RL:048C, from 4.4 *)
```

```
check4s[h["RL"], xy, 0, "7.1p0"];
   (* RL:159D, from 5.3 *)
   l = orVRs[s159D@xy, x_y];
   r = orVRs[s159D@xy, s048C@xy];
   u = andVRsL[m159D, l, r];
   check4s[h["RL"], u, 1, "7.1p1"];
   (* RL:26AE *)
   Assert[equalVRs[s26AE@h["RL"], andVRs[r1, andVRs[r2, r3]]], "7.1p2"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g71 = i71[g6];
 echo[tinyPlot /@g71];]
```



7.2:  $GL := RL_3$ 9.2: load RL<sub>3</sub> before loading GL

GL:=  $(xy_3 \mid x - y_3)$ &  $(xy_3 | xy_2 | x \cdot y_2)$  $\&(xy_3 | xy_2 | xy_1 | x_1)$  $\&(xy_3 | xy_2 | xy_1 | xy_0)$ 

In[360]:=

```
i72[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, l, r, t, u, v, w, r1,
    r2, r3, xy, x-y, or = orWordlines, and = andWordlines},
   xy = h["xy"]; x_y = h["x_y"];
   h["GL"] = \{h["RL"][1+3]\};
   t = {Module[{q0, q1, q2, q3},
       q0 = or[xy[1+3], x-y[1+3]];
       q1 = or[or[xy[1+3], xy[1+2]], x_y[1+2]];
       q2 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], x_y[1+1]];
      q3 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], xy[1+0]];
       and[and[q0, q1], q2], q3]]};
   Assert[t === h["GL"] === {h["RL"][1+3]}};
   (* POSTCONDITIONS: no changes to RL *)
   (* RL:048C, from 4.4 *)
   check4s[h["RL"], xy, 0, "7.1p0"];
   (* rl:159D, from 5.3 *)
   l = orVRs[s159D@xy, x_y];
   r = orVRs[s159D@xy, s048C@xy];
   u = andVRsL[m159D, l, r];
   check4s[h["RL"], u, 1, "7.1p1"];
   (* rl:26AE *)
   r1 = orVRs[s26AE@xy, x - y];
   r2 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, x_y]];
   r3 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, s048C@xy]];
   Assert[equalVRs[s26AE@h["RL"], andVRs[r1, andVRs[r2, r3]]], "7.2p2"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g72 = i72[g71];
 echo[tinyPlot /@g72];]
```



7.3:  $RL_0 := c_0$ 

In[362]:=

```
i73[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState,
    l, r, t, u, v, w, r1, r2, r3, q0, q1, q2, q3, q4, xy, x-y},
   xy = h["xy"]; x_y = h["x_y"];
   v = h["RL"];
   v[1+0] = h["c"][1+0];
   h["RL"] = v;
   (* POSTCONDITIONS: no other changes to RL *)
   Assert[h["c"][1+0] === h["RL"][1+0], "7.3p0"];
   (* rl:48C, from 4.4 *)
   Do[Assert[v[1+i]] === h["RL"][1+i], "7.3p4"], {i, 4, 12, 4}];
   (* rl:159D, from 5.3 *)
   l = orVRs[s159D@xy, x_y];
   r = orVRs[s159D@xy, s048C@xy];
   u = andVRsL[m159D, l, r];
   check4s[h["RL"], u, 1, "7.1p1"];
   (* rl:26AE *)
   r1 = orVRs[s26AE@xy, x-y];
   r2 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, x_y]];
   r3 = orVRs[s26AE@xy, s159D@orVRs[s159D@xy, s048C@xy]];
   Assert[equalVRs[s26AE@h["RL"], andVRs[r1, andVRs[r2, r3]]], "7.2p2"];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g7 = i7[g6];
 echo[tinyPlot/@g7];]
```



## 11.17 Instruction 8

- Changed:  $RL_{4567}$ , GL (9.2 safe from new  $RL_7$ ),  $RL_0$ ,  $r_0$  (r is the final result)
- Used: c<sub>"4567"</sub>, RL<sub>"4567"</sub> (by |=), RL<sub>3</sub> (via GL), RL<sub>7</sub>, RL<sub>0</sub>

```
\{8.1\ 000F<<4:\ RL\ =\ SB[cout1]\ \&\ GL;\ (*\ Safe\ 9.2\ Read\ into\ RL\ before\ broadcast\ *)
  8.2 0001<<7:
                  GL = RL;
                                       (* Safe 9.2 --- uses new RL *)
   8.3 0001
                    SB[res] = RL;
```

#### 11.17.1 BELEX

```
with apl_commands("instruction 8"):
          RL["4567"] |= cout1() & GL()
          GL["7"] \leq RL()
           res["0"] \leq RL()
8.1: RL_{"4567"} := RL_{"4567"} \mid (c_{"4567"} \& GL)
                                                                          from 7.2
       RL_{4567} := RL_{4567} | (c_{4567} \& RL_{3})
                                                                          from 7.1.4
               where RL_3 =
                  q_0: (xy_3 | x_4y_3)
              q_1: &(xy<sub>3</sub> | xy<sub>2</sub> | x•y<sub>2</sub>)
               q_2: &(xy<sub>3</sub> | xy<sub>2</sub> | xy<sub>1</sub> | x \cdot y<sub>1</sub>)
               q_3: &(xy<sub>3</sub> | xy<sub>2</sub> | xy<sub>1</sub> | xy<sub>0</sub>)
       RL<sub>4</sub> from 4.4, RL<sub>5</sub> from 5.3, RL<sub>6</sub>
                                                                          from 6.3, oldRL<sub>7</sub> from 7.1
                                                                          use the new RL
8.2: GL := RL_7 \mid (c_7 \& RL_3)
                                                                          from 7.3
8.3: r_0 := RL_{0} = c_{0}
```

## 11.17.2 Running Example

In[364]:=

```
ClearAll[i8, i81, i82, i83, g81, g82, g8];
i8 = i83@*i82@*i81;
```

The following function deliver old values of RL given a subscript.

In[366]:=

```
ClearAll[rlLine];
(* all using conjunctive normal forms from their respective instructions *)
rlLine[h_, k_] :=
  Module[{q0, q1, q2, q3, xy, x-y, or = orWordlines, and = andWordlines},
   xy = h["xy"]; x_y = h["x_y"];
   Which[
    k === 3,
    q0 = or[xy[1+3], x-y[1+3]];
    q1 = or[or[xy[1+3], xy[1+2]], x_y[1+2]];
    q2 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], x_y[1+1]];
    q3 = or[or[or[xy[1+3]], xy[1+2]], xy[1+1]], xy[1+0]];
    and[and[q0, q1], q2], q3],
    k === 4,
    xy[1 + 4],
    k === 5,
    q0 = or[xy[1 + 5], x_y[1 + 5]];
```

```
q1 = or[xy[1+5], xy[1+4]];
and [q0, q1],
k === 6,
q0 = or[xy[1+6]], x_y[1+6]];
q1 = or[or[xy[1+6]], xy[1+5]], x_y[1+5]];
q2 = or[or[xy[1+6], xy[1+5]], xy[1+4]];
and[and[q0, q1], q2],
k === 7,
q0 = or[xy[1+7], x_y[1+7]];
q1 = or[or[xy[1+7], xy[1+6]], x_y[1+6]];
q2 = or[or[or[xy[1+7]], xy[1+6]], xy[1+5]], x_y[1+5]];
q3 = or[or[or[xy[1+7]], xy[1+6]], xy[1+5]], xy[1+4]];
and[and[q0, q1], q2], q3],
k === 8,
xy[1 + 8],
k === 9,
q0 = or[xy[1+9], x_y[1+9]];
q1 = or[xy[1+9], xy[1+8]];
and [q0, q1],
k === 10,
q0 = or[xy[1+10], x-y[1+10]];
q1 = or[or[xy[1+10]], xy[1+9]], x_y[1+9]];
q2 = or[or[xy[1 + 10], xy[1 + 9]], xy[1 + 8]];
and[and[q0, q1], q2],
k === 11,
q0 = or[xy[1+11], x-y[1+11]];
q1 = or[or[xy[1 + 11]], xy[1 + 10]], x_y[1 + 10]];
q2 = or[or[or[xy[1+11]], xy[1+10]], xy[1+9]], x_y[1+9]];
q3 = or[or[or[xy[1+11]], xy[1+10]], xy[1+9]], xy[1+8]];
and[and[q0, q1], q2], q3],
k === 12,
xy[1 + 12],
k === 13,
q0 = or[xy[1 + 13], x_y[1 + 13]];
q1 = or[xy[1 + 13], xy[1 + 12]];
and [q0, q1],
k === 14,
q0 = or[xy[1 + 14], x_y[1 + 14]];
q1 = or[or[xy[1 + 14], xy[1 + 13]], x_y[1 + 13]];
q2 = or[or[xy[1+14], xy[1+13]], xy[1+12]];
and[and[q0, q1], q2],
k === 15,
q0 = or[xy[1 + 15], x_y[1 + 15]];
q1 = or[or[xy[1+15]], xy[1+14]], x_y[1+14]];
```

```
 {\tt q2 = or[or[xy[1+15]], xy[1+14]], xy[1+13]], x^{y}[1+13]]; } \\
q3 = or[or[or[xy[1+15]], xy[1+14]], xy[1+13]], xy[1+12]];
and [and [q0, q1], q2], q3],
True, Assert[False]]];
```

```
8.1: RL_{"4567"} := RL_{"4567"} \mid (c_{"4567"} \& GL)
        RL_{4567} := RL_{4567} \mid (c_{4567} \& RL_3)
                                                                                           from 7.2
                                                                                           call RL<sub>3</sub> "v" in the BELEX
                where RL_3 =
                    q_0: (xy_3 | x - y_3)
                q_1: & (xy_3 | xy_2 | x - y_2)
                q_2: &(xy<sub>3</sub> | xy<sub>2</sub> | xy<sub>1</sub> | x \cdot y<sub>1</sub>)
                q_3: &(xy<sub>3</sub> | xy<sub>2</sub> | xy<sub>1</sub> | xy<sub>0</sub>)
                                                                                from 7 (see "rlLine")
        RL<sub>4</sub> from 4, RL<sub>5</sub> from 5, RL<sub>6</sub> from 6, oldRL<sub>7</sub>
```

In[368]:=

```
i81[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, v, w, c, q, p, oldRl3modded,
    m, rl3, rl4, rl5, rl6, rl7, or = orWordlines, and = andWordlines},
   c = h["c"];
   (* RL<sub>"4567"</sub>:=RL<sub>"4567"</sub>|(C<sub>"4567"</sub>&GL) *)
   t = copyVRsL[s4567@h["RL"],
      orVRs[s4567@h["RL"], andVRs[s4567@c, bglFromGL[h["GL"]]]]];
   (* check oldRl3===t *)
   v = rl3 = rlLine[h, 3]; Assert[v === h["RL"][1+3], "8.1.rl3"];
   w = rl7 = rlLine[h, 7]; Assert[w === h["RL"][1 + 7], "8.1.rl7"];
   q = rl6 = rlLine[h, 6]; Assert[q === h["RL"][1 + 6], "8.1.rl6"];
   p = rl5 = rlLine[h, 5]; Assert[p === h["RL"][1 + 5]], "8.1.rl5"];
   m = rl4 = rlLine[h, 4]; Assert[m === h["RL"][[1 + 4]], "8.1.rl4"];
   h["oldRL"] = copyVR[h["RL"]]; (* save old for testing *)
   oldRl3modded = copyVR[h["RL"]];
   (* Initialize, then modify. *)
   oldRl3modded[[1 + 4]] = or[rl4, and[c[[1 + 4]], rl3]];
   oldRl3modded[1+5] = or[rl5, and[c[1+5], rl3]];
   oldRl3modded[[1+6]] = or[rl6, and[c[[1+6]], rl3]];
   oldRl3modded[1 + 7] = or[rl7, and[c[1 + 7], rl3]];
   Assert[
    and[c[1+7], m] === zeroWordline[] || r[1+7] =!= h["RL"][1+7], "8.1pre0"];
   Assert[oldRl3modded === t, "8.1"];
   h["RL"] = copyVR[t];
   (* looking forward to Instruction 9 *)
   Assert[h["RL"][1+11]] === rlLine[h, 11]];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g81 = i81[g7];
  echo[tinyPlot/@g81]];
```



```
8.2: GL := RL_7 =
                                                   use the new RL<sub>7</sub>
                (xy_7 \mid x \cdot y_7)
            & (xy_7 | xy_6 | x \cdot y_6)
             \&(xy_7 \mid xy_6 \mid xy_5 \mid x_4y_5)
             \&(xy_7 \mid xy_6 \mid xy_5 \mid xy_4) \mid (c_7 \& RL_3)
In[370]:=
         i82[machineAndBelexState_Association] := Module[{h = machineAndBelexState,
              oldRl7, newRl7, oldRl3, or = orWordlines, and = andWordlines},
             oldRl7 = rlLine[h, 7];
             oldRl3 = rlLine[h, 3];
             newRl7 = or[oldRl7, and[h["c"][1+7]], oldRl3]];
             Assert[newRl7 === h["RL"][[1 + 7]]];
             h["GL"] = \{h["RL"][[1+7]]\};
             h["bglCache"] = bglFromGL[h["GL"]];
             (* looking forward to Instruction 9 *)
             Assert[h["RL"][1+11] === rlLine[h, 11]];
             h(* Return modified machine and BELEX state. *)];
         If[unitTesting, g82 = i82[g81];
           echo[tinyPlot/@g82]];
```

from 7.3

8.3:  $r_0 := RL_0 = c_0$ 

In[372]:=

```
i83[machineAndBelexState_Association] := Module[{h = machineAndBelexState, v},
   v = zeroVR[];
   v[1+0] = h["c"][1+0];
   h["res"] = v;
   (* looking forward to Instruction 9 *)
   Assert[h["RL"][1+11] === rlLine[h, 11]];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g8 = i8[g7];
  echo[tinyPlot/@g8]];
```



#### 11.18 Instruction 9

- Changed: RL<sub>"89AB"</sub>, GL, RL<sub>"0"</sub>
- Used: c<sub>"89AB"</sub>, RL<sub>"89AB"</sub> (by |=), GL, RL<sub>"B"</sub>, GGL

```
: RL |= SB[cout1] & GL;
}{ 9.1 000F<<8
  9.2 \quad 0001 << 11: GL = RL;
  9.3 0001
                  : RL = GGL;
```

#### 11.18.1 BELEX

```
with apl_commands("instruction 9"):
    RL["89AB"] |= cout1() & GL()
    GL["B"] \leq RL()
    RL["0"] \leq GGL()
```

```
9.1: RL_{"89AB"} := RL_{"89AB"} | (c_{"89AB"} \& GL)
       RL_{89AB''} := RL_{89AB''} \mid (c_{89AB''} \& RL_7)
```

```
where RL_7 =
                                                                                 from 8.3
                 (xy_7 \mid x \cdot y_7)
               &(xy_7 | xy_6 | x_4y_6)
               \&(xy_7 \mid xy_6 \mid xy_5 \mid x_4y_5)
               \&(xy_7 \mid xy_6 \mid xy_5 \mid xy_4) \mid (c_7 \& RL_3)
       RL<sub>8</sub> from 4.4, RL<sub>9</sub> from 5.3, RL<sub>A</sub> from 6.3, RL<sub>B</sub> from 7.1
9.2: GL := RL_B =
                                                                                 use the new RLB, RL7
             (xy_B \mid x - y_B)
        & (xy_B \mid xy_A \mid x - y_A)
        & (xy_B | xy_A | xy_9 | x - y_9)
        \&(xy_B \mid xy_A \mid xy_9 \mid xy_8) \mid (c_B \& newRL_7)
9.3: RL_0 := GGL_0 = xy_0
                                                                                 from 7.3
```

## 11.18.2 Running Example

In[374]:=

```
ClearAll[i9, i91, i92, i93, g91, g92, g9];
i9 = i93@*i92@*i91;
```

9.1:  $RL_{"89AB"} := RL_{"89AB"} \mid (c_{"89AB"} \& GL)$  $RL_{89AB''} := RL_{89AB''} \mid (c_{89AB''} \& RL_7)$ where  $RL_7 =$ from 8.3  $(xy_7 \mid x \cdot y_7)$  $&(xy_7 \mid xy_6 \mid x - y_6)$  $\&(xy_7 \mid xy_6 \mid xy_5 \mid x_4y_5)$  $&(xy_7 \mid xy_6 \mid xy_5 \mid xy_4) \mid (c_7 \& RL_3)$ RL<sub>8</sub> from 4.4, RL<sub>9</sub> from 5.3, RL<sub>A</sub> from 6.3, RL<sub>B</sub> from 7.1

In[376]:=

```
i91[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, v, w, r, q, p, m, c, rl3,
     rl7, rl8, rl9, rlA, rlB, or = orWordlines, and = andWordlines},
   c = h["c"];
   (* RL<sub>"89AB"</sub>:=RL<sub>"89AB"</sub>|(C<sub>"89AB"</sub>&GL) *)
   t = copyVRsL[s89AB@h["RL"],
      orVRs[s89AB@h["RL"], andVRs[s89AB@c, bglFromGL[h["GL"]]]]];
   (* independent calculation from first principles *)
   v = rl8 = rlLine[h, 8]; Assert[v === h["RL"][1 + 8], "9.1.rl8"];
   w = rl9 = rlLine[h, 9]; Assert[w === h["RL"][1 + 9], "9.1.rl9"];
   q = rlA = rlLine[h, 10]; Assert[q === h["RL"][[1 + 10]], "9.1.rlA"];
   p = rlB = rlLine[h, 11]; Assert[p === h["RL"][1 + 11]], "9.1.rlB"];
   rl7 = rlLine[h, 7]; (* rl was changed; rlLine computes old *)
   rl3 = rlLine[h, 3];
   m = or[rl7, and[c[1+7], rl3]];
   Assert[m === h["RL"][1+7], "9.1.rl7"];
   Assert[{m} === h["GL"], "9.1.gl"];
   r = copyVR[h["RL"]];
   r[1+8] = or[rl8, and[c[1+8], m]];
   r[1+9] = or[rl9, and[c[1+9], m]];
   r[1+10] = or[rlA, and[c[1+10], m]];
   r[[1 + 11]] = or[rlB, and[c[[1 + 11]], m]];
   Assert[and[c[1 + 11]], m] === zeroWordline[] ||
      r[1+11] =!= h["RL"][1+11], "9.1pre0"];
   Assert[t === r, "9.1.tr"];
   h["RL"] = copyVR[t];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g91 = i91[g8];
  echo[tinyPlot/@g91]];
```



```
9.2: GL := RL_B =
                                               9.2, use new RL
                (xy_B \mid x - y_B)
             & (xy_B \mid xy_A \mid x \cdot y_A)
             & (xy_B | xy_A | xy_9 | x_9)
             &(xy_B \mid xy_A \mid xy_9 \mid xy_9) \mid (c_B \& RL_7)
In[378]:=
         i92[machineAndBelexState_Association] :=
           Module[{h = machineAndBelexState, or = orWordlines, and = andWordlines},
             Assert[h["RL"] [1 + 11]] === or[
                 rlLine[h, 11], and[h["c"][1+11], h["RL"][1+7]]], "9.2"];
             h["GL"] = {h["RL"][1 + 16^{B}]};
             h(* Return modified machine and BELEX state. *)];
         If[unitTesting, g92 = i92[g91];
            echo[tinyPlot/@g92]];
       9.3: RL_0 := GGL_0 = xy_0
                                                         from 7.3
```

In[380]:=

```
i93[machineAndBelexState_Association] := Module[{h = machineAndBelexState, v},
   Assert[h["GGL"][1+0] === h["xy"][1+0], "9.3"];
   v = h["RL"];
   v[1+0] = h["GGL"][1+0];
   h["RL"] = v;
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, g9 = i9[g8];
  echo[tinyPlot /@g9]];
```



#### 11.19 Instruction 10

- Changed: RL<sub>"CDEF"</sub>, GL
- Used: RL<sub>"CDEF"</sub> (by |=), c<sub>"CDEF"</sub>, GL, RL<sub>"F"</sub>

```
}{ 10.1 000F<<12: RL |= SB[cout1] & GL;
   10.2\ 0001 << 15: GL = RL;
```

#### 11.19.1 BELEX

```
with apl_commands("instruction 10"):
    RL["CDEF"] |= cout1() & GL()
    GL["F"] \leq RL()
```

```
10.1: \mathbf{RL}_{"CDEF"} := \mathsf{RL}_{"CDEF"} \mid (c_{"CDEF"} \& \mathsf{GL})
        RL_{"CDEF"} := RL_{"CDEF"} \mid (c_{"CDEF"} \& RL_B)
                                                                                              from 9.2
```

```
from 9.1
                where RL_B =
                   (xy_B \mid x \cdot y_B)
                & (xy_B \mid xy_A \mid x \cdot y_A)
                \&(xy_B \mid xy_A \mid xy_9 \mid x_4y_9)
                \&(xy_B \mid xy_A \mid xy_9 \mid xy_8) \mid (c_B \& RL_7)
        RL<sub>"8"</sub> from 4.4, RL<sub>"9"</sub> from 5.3, RL<sub>"A"</sub> from 6.3, RL<sub>"B"</sub>
                                                                                                from 7.1
10.2: GL := RL_F =
              (xy_F \mid x - y_F)
        & (xy_F \mid xy_E \mid x \cdot y_E)
        & (xy_B | xy_A | xy_9 | x - y_9)
        \&(xy_B \mid xy_A \mid xy_9 \mid xy_8) \mid (c_F \& RL_7)
```

## 11.19.2 Running Example

In[382]:=

```
ClearAll[iA, iA1, iA2, gA1, gA2, gA];
iA = iA2@*iA1;
```

```
10.1: RL"CDEF" := RL"CDEF" | (C"CDEF" & GL)
       RL_{"CDEF"} := RL_{"CDEF"} \mid (c_{"CDEF"} \& RL_B)
                                                                                from 9.2
              where RL_B =
                                                                                       from 9.1
                 (xy_B \mid x - y_B)
              & (xy_B \mid xy_A \mid x - y_A)
               & (xy_B | xy_A | xy_9 | x - y_9)
               &(xy_B \mid xy_A \mid xy_9 \mid xy_8) \mid (c_B \& RL_7)
       RL<sub>8</sub> from 4.4, RL<sub>9</sub> from 5.3, RL<sub>B</sub> from 6.3, RL<sub>B</sub>
                                                                               from 7.1
```

In[384]:=

```
iA1[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, v, w, q, p, r, m, c, rlB,
    rlC, rlD, rlE, rlF, or = orWordlines, and = andWordlines},
   c = h["c"];
   (* RL"CDEF":=RL"CDEF" | (C"CDEF"&GL) *)
   t = copyVRsL[sCDEF@h["RL"],
     orVRs[sCDEF@h["RL"], andVRs[sCDEF@c, bglFromGL[h["GL"]]]]];
   (* independent calculation from first principles *)
   v = rlC = rlLine[h, 12]; Assert[v === h["RL"][1 + 12]], "10.1.rlC"];
   w = rlD = rlLine[h, 13]; Assert[w === h["RL"][1 + 13]], "10.1.rlD"];
   q = rlE = rlLine[h, 14]; Assert[q === h["RL"][1 + 14], "10.1.rlE"];
   p = rlF = rlLine[h, 15]; Assert[p === h["RL"][1 + 15]], "10.1.rlF"];
   rlB = rlLine[h, 11]; (* rl was changed; rlLine computes old *)
   m = or[rlB, and[c[1+11], h["RL"][1+7]]];
   Assert[m === h["RL"][1 + 11]], "10.1.rlB"];
   Assert[{m} === h["GL"], "9.1.gl"];
   r = copyVR[h["RL"]];
   r[1+12] = orWordlines[rlC, andWordlines[c[1+12], m]];
   r[1+13] = orWordlines[rlD, andWordlines[c[1+13], m]];
   r[1+14] = orWordlines[rlE, andWordlines[c[1+14]], m]];
   r[1+15] = orWordlines[rlF, andWordlines[c[1+15]], m]];
   Assert[t === r, "10.1.tr"];
   h["RL"] = copyVR[t];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting, gA1 = iA1[g9];
  echo[tinyPlot /@gA1]];
```



```
10.2: GL := RL<sub>F</sub> =
               (xy_F \mid x \cdot y_F)
        \&(xy_F \mid xy_E \mid x \cdot y_E)
        & (xy_F \mid xy_E \mid xy_D \mid x \cdot y_D)
        \&(xy_F | xy_F | xy_D | xy_C) | (c_F \& RL_B)
```

In[386]:=

```
iA2[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, or = orWordlines, and = andWordlines},
   Assert[h["RL"] [1 + 15]] === or[
       rlLine[h, 15], and[h["c"][1+15]], h["RL"][1+11]]], "10.2"];
   h["GL"] = {h["RL"][[1 + 16^{F}]]};
   h(* Return modified machine and BELEX state. *)];
If[unitTesting,
  gA2 = iA2[gA1];
  gA = iA[g9];
  Assert[gA2 === gA];
  echo[tinyPlot /@gA]];
```



#### 11.20 Instruction 11

- **■** Changed:
- Used:

```
}{ 11.2 0001 << C_FLAG : SB[RN_REG_FLAGS] = GL; (* carry-out for chaining *)
  11.3 ~0001
                       : RL = SB[x\_xor\_y] ^ NRL;
```

#### 11.20.1 BELEX

In[388]:=

```
with apl_commands("instruction 11"):
    # flags[f"0<<\{C_{FLAG}\}"] \leq GL() # proposed new syntax
    flags["0"] \leq GL()
    # RL["\sim0"] \leq x_xor_y() ^ NRL() # proposed new syntax
    RL["0xFFFE"] \le x_xor_y() ^ NRL()
```

Out[388]=

```
with apl_commands("instruction 11"):
    # flags[f"0<<\{C_{FLAG}\}"] \leq GL() # proposed new syntax
    flags["0"] \leq GL()
    # RL["\sim0"] \leq x_xor_y() ^ NRL() # proposed new syntax
    RL["0xFFFE"] \le x_xor_y() ^ NRL()
```

TODO: Ignore the C\_FLAG command.

## 11.20.2 Running Example

In[389]:=

```
ClearAll[iB, iB1, iB2, gB1, gB2, gB];
iB = iB2@*iB1;
```

In[391]:=

```
iB1 = Identity;
```

In[392]:=

```
iB2[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, u, or = orWordlines, and = andWordlines},
   h["RL"] = copyVRsL[sFFFE@h["RL"], xorVRs[sFFFE@h["x-y"], s7FFF@h["RL"]]];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting,
  gB = iB[gA];
  echo[tinyPlot/@gB]];
```



## 11.21 Instruction 12

- Changed:
- Used:

```
}{ 12.4 ~0001 :
                 SB[res] = RL;
```

#### 11.21.1 BELEX

In[394]:=

```
with apl_commands("instruction 12"):
   # res["~0"] ≤ RL() # proposed new syntax
    res["0xFFFE"] \le RL()
```

Out[394]=

```
with apl_commands("instruction 12"):
   # res["~0"] ≤ RL() # proposed new syntax
    res["0xFFFE"] ≤ RL()
```

## 11.21.2 Running Example

In[395]:=

```
ClearAll[iC];
```

In[396]:=

```
iC[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t,
    u, w, base = 10, or = orWordlines, and = andWordlines},
   t = h["res"] = copyVRsL[mFFFE, h["res"], h["RL"]];
   echo@BaseForm[immediatesFromVr[h["vx"]], base];
   echo@BaseForm[immediatesFromVr[h["vy"]], base];
   u = Mod[immediatesFromVr[h["vx"]] + immediatesFromVr[h["vy"]], 2<sup>16</sup>];
   echo@BaseForm[u, base];
   echo@BaseForm[immediatesFromVr[t], base];
   w = u - immediatesFromVr[t];
   echo@BaseForm[w, base];
   Assert[w === zeroWordline[]];
   h(* Return modified machine and BELEX state. *)];
If[unitTesting,
  gC = iC[gB];
  echo[tinyPlot/@gC]];
```

```
» {20083, 53413, 13123, 29428, 14256, 43508, 23448, 34792, 15174, 6006,
  25231, 64404, 27903, 35043, 25747, 33079, 42673, 57658, 29252, 7376, 25800,
  39600, 61515, 42847, 3214, 54002, 31354, 30634, 25035, 10816, 32183, 30035}
» {13053, 63688, 64938, 40421, 34618, 18838, 26566, 12766, 24536, 11467,
  52888, 5713, 7292, 61596, 32323, 7512, 48105, 46438, 3171, 53386, 31611,
  60890, 65453, 63412, 547, 43311, 61630, 54228, 40623, 2015, 42361, 22932}
» {33136, 51565, 12525, 4313, 48874, 62346, 50014, 47558, 39710, 17473,
  12583, 4581, 35195, 31103, 58070, 40591, 25242, 38560, 32423, 60762, 57411,
  34954, 61432, 40723, 3761, 31777, 27448, 19326, 122, 12831, 9008, 52967}
» {33136, 51565, 12525, 4313, 48874, 62346, 50014, 47558, 39710, 17473,
  12583, 4581, 35195, 31103, 58070, 40591, 25242, 38560, 32423, 60762, 57411,
  34954, 61432, 40723, 3761, 31777, 27448, 19326, 122, 12831, 9008, 52967}
```

In[398]:=

```
ClearAll[gResMax, gRes, gLabels, gResi, gResiLoad, gShow];
gResMax = 26;
gRes = ConstantArray[
   <|"RL" → tinyPlot@zeroVR[], "c" → tinyPlot@zeroVR[],</pre>
    "bggl" \rightarrow tinyPlot@zeroVR[], "bgl" \rightarrow tinyPlot@zeroVR[],
    "res" → tinyPlot@zeroVR[]|>,
   gResMax];
gLabels = ConstantArray["", gResMax];
gResi = 1;
gResiLoad[h_] := Module[{g},
   g = gRes[[gResi]];
   g["c"] = tinyPlot@h["c"];
   g["RL"] = tinyPlot@h["RL"];
   g["bggl"] = tinyPlot@h["bgglCache"];
   g["bgl"] = tinyPlot@h["bglCache"];
   g["res"] = tinyPlot@h["res"];
```

```
gRes[gResi] = g;
   gResi++;
   h];
gShow[i_] := Grid[{
    {gLabels[i], SpanFromLeft, SpanFromLeft, SpanFromLeft},
    {gRes[i]["c"], gRes[i]["RL"],
     gRes[i]["bggl"], gRes[i]["bgl"], gRes[i]["res"]},
    {carry<sub>i</sub>, rtemp<sub>i</sub>, ggl<sub>i</sub>, gl<sub>i</sub>, result<sub>i</sub>}
   }, Alignment → {{Left, Left, Left},
      {Center, Center, Center}, {Center, Center, Center, Center}}];
ClearAll[i1thru3, g13, g4, g5, g6, g7, g8, g9, gA, gB, gC, gD, gE, gF];
i1thru3[machineAndBelexState_Association, x_, y_] :=
  Module[{h = machineAndBelexState,
    xvr = vrFromImmediate[x], yvr = vrFromImmediate[y](* weaker test *)},
   (* a 32x stronger test *)
   xvr = randomizedVR[]; yvr = randomizedVR[];
   (* BELEX variables in lower case;
   machine-state variables in upper case *)
   h["x-y"] = xorVRs[xvr, yvr]; (*instr 3*)
   h["vx"] = xvr;
   h["vy"] = yvr;
   h["RL"] = h["x \cdot y"];
   h["GGL"] = toGGL[m33333, {h["x - y"]}];
   (* User might create a variable to cache the results of call of bggl. *)
   h["bgglCache"] = bggl[m3333, {h["x*y"]}];
   h["c"] = zeroVR[];
   h["GL"] = glInit[];
   h["bglCache"] = bglFromGL[h["GL"]];
   h["xy"] = andVRs[xvr, yvr];
   h["res"] = zeroVR[];
   gResi = 1;
   gLabels[gResi] = "instructions 1-3
[ missing section annotations imply 0xFFFF ]
ggl_0 <= x_y_0 \& x_y_1
ggl_2 <= x_y_8 \& x_y_9
ggl_3 <= x_y_c \& x_y_D
r <= x • y";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting,
  g13 = i1thru3[<||>, RandomInteger[{0, 65535}], RandomInteger[{0, 65535}]];];
ClearAll[i4, i41, i42, i43, i44, g41, g42, g43];
i4 = i44@*i43@*i42@*i41;
```

```
i41[machineAndBelexState_Association] := Module[{h = machineAndBelexState},
    (* user writes: C"048C":=X*Y"048C" *)
   h["c"] = copyVR[s048C@h["x_y"]];
    (* single-masked, zero-initialized *)
   gLabels[gResi] = "instruction 4, command 1
[ subscript string is section-number list, not mask ]
[ missing section annotations are inferred from left-hand side ]
C"048C" <= X"048C" Y"048C"
C<sub>"048C"</sub> <= X-Y<sub>"048C"</sub>
C_{048C} <= (x - y)_{048C}
C"048C" <= X*Y";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g41 = i41[g13]];
i42[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t},
    (* user writes: C"159D":=X-Y"048C"&X-Y"159D" *)
   h["c"] = copyVRsL[s159D@h["c"],
      andVRs[s159D@h["x-y"], s048C@h["x-y"]]];
   gLabels[gResi] = "instruction 4, command 2
[ equivalent syntactic alternatives ]
C"159D" <= X"048C" - Y
                        & X<sub>"159D"</sub>-y
C_{"159D"} <= X_{"048C"} Y_{"048C"} & X_{"159D"} Y_{"159D"}
C<sub>"159D"</sub> <= (X-y)<sub>"048C"</sub>
                          & (x•y)<sub>"159D"</sub>
C_{"159D"} <= X_{y"048C"} & X_{y"159D"}
C_{"159D"} <= X_{"048C"} Y_{"048C"} & X_{"159D"}
c_{"159D"} \leftarrow x_y_{"048C"} & x_y // preferred";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g42 = i42[g41]];
i43[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, u, w, x→y, and = andWordlines},
   x \cdot y = h["x \cdot y"];
   u = andVRs[s26AE@x_y, h["bgglCache"]]; (* zero-initialized *)
   h["RL"] = copyVRsL[s26AE@h["RL"], u];
   gLabels[gResi] = "instruction 4, command 3
[ missing section annotations are inferred ]
r_{"26AE"} <= (x - y)_{"26AE"} \& ggl_0
r_{"26AE"}  <= x \cdot y \& ggl_0
[ inlining ]
r_{"26AE"} <= X^{4}y_{"048C"} & X^{4}y_{"159D"} & X^{4}y_{"26AE"};
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g43 = i43[g42]];
```

```
i44[machineAndBelexState_Association] :=
  Module [\{h = machineAndBelexState, and = andWordlines, xy, x_y\},
   xy = h["xy"]; x_y = h["x_y"];
   h["RL"] = copyVRsL[s3333@h["RL"], xy];
   gLabels[gResi] = "instruction 4, command 4
[ missing sections annotations are inferred ]
r(0x3333) \le x(0x3333) & y(0x3333)
r(0x3333) \ll (x_0^2)(0x3333), etc.
r_{048C''} \leftarrow (x_{9})_{048C''}; r_{159D''} \leftarrow (x_{9})_{159D''}
r(0x3333) <= x&y
r_{"014589CD"} \leftarrow (x&y)_{"014589CD"} // preferred";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, Module[{}, g4 = i44[g43](*;
   echo[tinyPlot/@g4];*)]];
ClearAll[i5, i51, i52, i53, i54, g51, g52, g53];
i5 = i54@*i53@*i52@*i51;
i51[machineAndBelexState Association] :=
  Module[\{h = machineAndBelexState, and = andWordlines, xy, x-y\},
   xy = h["xy"]; x_y = h["x_y"];
    (* user writes: C<sub>"26AE"</sub>:=X-y<sub>"048C"</sub>&X-y<sub>"159D"</sub>&X-y<sub>"26AE"</sub> *)
   h["c"] = copyVRsL[s26AE@h["c"],
      andVRs[s26AE@x-y, s159D@andVRs[s159D@x-y, s048C@x-y]]];
   gLabels[gResi] = "instruction 5, command 1
[ first sighting of CNF (Conjunctive Normal Form) ]
C"26AE" <= r"26AE"
[ inline from instr 4, cmd 3 ]
C_{26AE} <= (x - y)_{048C} & (x - y)_{159D} & (x - y)_{26AE}'';
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g51 = i51[g4]];
i52[machineAndBelexState Association] :=
  Module[\{h = machineAndBelexState, t, u, v, xy, x_y, and = andWordlines\},
   xy = h["xy"]; x_y = h["x_y"];
   t = andVRs[s37BF@x_y, s26AE@h["RL"]];
   h["RL"] = copyVRsL[s37BF@h["RL"], t]; (* left-initialized *)
   gLabels[gResi] = "instruction 5, command 2
r<sub>"37BF</sub>" <= x<sub>y</sub>"<sub>37BF</sub>" & r<sub>"26AE</sub>"
[ inline from instr4, cmd 3 ]
```

```
r_{"37BF"} \leftarrow x_y_{"048C"} & x_y_{"159D"} & x_y_{"26AE"} & x_y_{"37BF"}";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g52 = i52[g51]];
i53[machineAndBelexState Association] :=
  Module[\{h = machineAndBelexState, t, u, l, r, xy, x_y, and = andWordlines\},
   xy = h["xy"]; x_y = h["x_y"];
   t = orVRs[s159D@xy, andVRs[s159D@x*y, s048C@h["RL"]]];
   h["RL"] = copyVRsL[s159D@h["RL"], t];
   gLabels[gResi] = "instruction 5, command 3
r_{159D} = x - y_{159D} & r_{048C}
[ inline from instr 4, cmd 4 ]
r_{"159D"} <= x_{y"159D"} | x_{y"159D"} & (x_{y})_{"048C"}
[ rearrange to Conjunctive Normal Form ]
r_{"159D"} \leftarrow (x_{y_{"159D"}} \mid x_{y_{"159D"}}) & (x_{y_{"159D"}} \mid x_{y_{"048C"}})";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g53 = i53[g52](*;echo[tinyPlot/@g53];*)];
i54[machineAndBelexState_Association] := Module[{h = machineAndBelexState},
   h["RL"] = copyVRsL[s26AE@h["RL"], h["xy"]];
   gLabels[gResi] = "instruction 5, command 4
r<sub>"26AE"</sub> <= x&y<sub>"26AE"</sub>";
    gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g5 = i54[g53](*;echo[tinyPlot/@g5];*)];
ClearAll[i6, i61, i62, i63, i64, g61, g62, g63];
i6 = i64@*i63@*i62@*i61;
i61[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, u, v, w, l, r, x-y, and = andWordlines},
   x - y = h["x - y"];
   t = copyVR[s37BF@h["RL"]];
    (* zero-initialized, only for checking *)
   h["c"] = copyVRsL[s37BF@h["c"], t];
   gLabels[gResi] = "instruction 6, command 1
C"37BF" <= ""37BF"
```

```
[ inline from instr 5, cmd 2 ]
C_{"37BF"} <= X^{*}y_{"048C"} & X^{*}y_{"159D"} & X^{*}y_{"26AE"} & X^{*}y_{"37BF"}";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g61 = i61[g5](*;echo[tinyPlot/@g61];*)];
i62[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, u, l, r, xy, x<sub>1</sub>},
   xy = h["xy"]; x_y = h["x_y"];
   h["RL"] = copyVRsL[s37BF@h["RL"], xy];
   gLabels[gResi] = "instruction 6, command 2
[ xy is short for x&y ]
r<sub>"37BF</sub>" <= xy<sub>"37BF</sub>";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g62 = i62[g61](*;echo[tinyPlot/@g62];*)];
i63[machineAndBelexState_Association] := Module[{h = machineAndBelexState,
     t, t1, t2, t3, u, v, l, l1, r, r1, r2, r3, r4, q1, q2, q3, xy, x<sub>2</sub>y},
   xy = h["xy"]; x_y = h["x_y"];
    (* 6.3.1: RL_{"26AE"} := xy_{"26AE"} | (x_y_{"26AE"} & RL_{"159D"}) *)
   t = orVRs[s26AE@xy, andVRs[s26AE@x_y, s159D@h["RL"]]];
   h["RL"] = copyVRsL[s26AE@h["RL"], t];
   gLabels[gResi] = "instruction 6, command 3
r_{"26AE"} <= (xy_{"26AE"} | x_y_{"26AE"})
        & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | x • y<sub>"159D"</sub>)
        & (xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | xy<sub>"048c"</sub>) ";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g63 = i63[g62](*;echo[tinyPlot/@g63];*)];
i64[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, x<sub>y</sub>, and = andWordlines},
   x \cdot y = h["x \cdot y"];
   t = h["GGL"]; (* copy all lines *)
   t[1+0] = h["xy"][1+0];
    (* overwrite line 0 (don't forget Mathematica's "1" *)
   h["GGL"] = t; (* copy back *)
   h["bgglCache"] = bgglFromGGL[t];
    (* where will we need this? *)
```

```
gLabels[gResi] = "instruction 6, command 4
[ check unchanged ]
assert ggl<sub>"123"</sub> == x<sub>*</sub>y<sub>"48C"</sub> & x<sub>*</sub>y<sub>"59D"</sub>
ggl_0 \ll r_0 = xy_0";
    gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g6 = i64[g63](*;echo[tinyPlot/@g6];*)];
ClearAll[i7, i71, i72, i73, g71, g72, g7]; i7 = i73@*i72@*i71;
i71[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, l, r, t, u, v, r1, r2, r3,
     q0, q1, q2, q3, xy, x-y, or = orWordlines, and = andWordlines},
    xy = h["xy"]; x_y = h["x_y"];
    (* 7.1.1: RL<sub>"37BF"</sub>:=RL<sub>"37BF"</sub>| (X-Y<sub>"37BF"</sub>&RL<sub>"26AE"</sub>) *)
    t = orVRs[s37BF@h["RL"], andVRs[s37BF@h["x.y"], s26AE@h["RL"]]];
    h["RL"] = copyVRsL[s37BF@h["RL"], t];
    gLabels[gResi] = "instruction 7, command 1
[ inlining all intermediates to show structure ]
r_{"37BF"} <= (xy_{"37BF"} | x \cdot y_{"37BF"})
         & (xy<sub>"37BF</sub>" | xy<sub>"26AE</sub>" | x • y<sub>"26AE</sub>")
         & (xy<sub>"37BF"</sub> | xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | x<sub>*</sub>y<sub>"159D"</sub>)
         & (xy<sub>"37BF"</sub> | xy<sub>"26AE"</sub> | xy<sub>"159D"</sub> | xy<sub>"048C"</sub>) ";
    gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g71 = i71[g6](*;echo[tinyPlot/@g71];*)];
i72[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, l, r, t, u, v, w, r1,
     r2, r3, xy, x<sub>*</sub>y, or = orWordlines, and = andWordlines},
    xy = h["xy"]; x_y = h["x_y"];
    h["GL"] = {h["RL"][[1+3]]};
    h["bglCache"] = bglFromGL[h["GL"]];
    gLabels[gResi] = "instruction 7, command 2
gl <= verify(r<sub>3</sub> ==
        (xy_3 | x \cdot y_3)
     & (xy_3|xy_2|x \cdot y_2)
     & (xy_3|xy_2|xy_1|x_1)
     & (xy_3|xy_2|xy_1|xy_0))";
    gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g72 = i72[g71](*;echo[tinyPlot/@g72];*)];
```

```
i73[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState,
    l, r, t, u, v, w, r1, r2, r3, q0, q1, q2, q3, q4, xy, x<sub>2</sub>y},
   xy = h["xy"]; x_y = h["x_y"];
   v = h["RL"];
   v[1+0] = h["c"][1+0];
   h["RL"] = v;
   gLabels[gResi] = "instruction 7, command 3
r_{\theta} <= c_{\theta}";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g7 = i73[g72](*;echo[tinyPlot/@g7];*)];
ClearAll[i8, i81, i82, i83, g81, g82, g8]; i8 = i83@*i82@*i81;
i81[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, v, w, c, q, p, oldRl3modded,
    m, rl3, rl4, rl5, rl6, rl7, or = orWordlines, and = andWordlines},
   c = h["c"];
   (* RL<sub>"4567"</sub>:=RL<sub>"4567"</sub>|(C<sub>"4567"</sub>&GL) *)
   t = copyVRsL[s4567@h["RL"],
      orVRs[s4567@h["RL"], andVRs[s4567@c, bglFromGL[h["GL"]]]]];
   h["RL"] = copyVR[t];
   gLabels[gResi] = "instruction 8, command 1
r_{"4567"} |= c_{"4567"} & r3
[ inline i7.c2 ]
r<sub>"4567"</sub> <= r<sub>"4567"</sub> | ( C<sub>"4567"</sub>
       & (xy_3 | x - y_3)
       & (xy_3|xy_2|x_2)
       & (xy_3|xy_2|xy_1|x_1)
       & (xy_3|xy_2|xy_1|xy_0))";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g81 = i81[g7](*;echo[tinyPlot/@g81]*)];
i82[machineAndBelexState_Association] := Module[{h = machineAndBelexState,
    oldRl7, newRl7, oldRl3, or = orWordlines, and = andWordlines},
   h["GL"] = \{h["RL"][1+7]\};
   h["bglCache"] = bglFromGL[h["GL"]];
   gResiLoad@h(* Return modified machine and BELEX state. *)];
gLabels[gResi] = "instruction 8, command 2
```

```
gl <= verify(r<sub>7</sub> ==
      (xy_7 | x \cdot y_7)
    & (xy_7|xy_6|x_4y_6)
    & (xy_7|xy_6|xy_5|x_4y_5)
    & (xy_7|xy_6|xy_5|xy_4))";
If[unitTesting, g82 = i82[g81](*;echo[tinyPlot/@g82]*)];
i83[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, v},
   v = zeroVR[];
   v[1+0] = h["c"][1+0];
   h["res"] = v;
   gLabels[gResi] = "instruction 8, command 3
result<sub>0</sub> <= verify(r_0 == c_0)";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g8 = i83[g82](*;echo[tinyPlot/@g8]*)];
ClearAll[i9, i91, i92, i93, g91, g92, g9]; i9 = i93@*i92@*i91;
i91[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, v, w, r, q, p, m, c, rl3,
    rl7, rl8, rl9, rlA, rlB, or = orWordlines, and = andWordlines},
   c = h["c"];
   (* RL<sub>"89AB"</sub>:=RL<sub>"89AB"</sub>|(C<sub>"89AB"</sub>&GL) *)
   t = copyVRsL[s89AB@h["RL"],
      orVRs[s89AB@h["RL"], andVRs[s89AB@c, bglFromGL[h["GL"]]]]];
   h["RL"] = copyVR[t];
   gLabels[gResi] = "instruction 9, command 1
r_{"89AB"} |= ( c_{"89AB"} & r_7 )
where r_7 ==
    (xy_7 | x \cdot y_7)
 & (xy_7|xy_6|x_9)
 & (xy_7|xy_6|xy_5|x_4y_5)
 & (xy_7|xy_6|xy_5|xy_4))";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g91 = i91[g8](*;echo[tinyPlot/@g91]*)];
i92[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, or = orWordlines, and = andWordlines},
   h["GL"] = {h["RL"][[1 + 16^{B}]]};
   h["bglCache"] = bglFromGL[h["GL"]];
```

```
gLabels[gResi] = "instruction 9, command 2
gl <= verify ( r<sub>B</sub> ==
      (xy_B | x \cdot y_B)
    & (xy_B|xy_A|x_A)
    & (xy_B|xy_A|xy_9|x_4y_9)
    & (xy_B|xy_A|xy_9|xy_8) | (c_B \& r_7) )";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g92 = i92[g91](*;echo[tinyPlot/@g92]*)];
i93[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, v},
   v = h["RL"];
   v[1+0] = h["GGL"][1+0];
   h["RL"] = v;
   gLabels[gResi] = "instruction 9, command 3
r_0 \ll (ggl_0 = xy_0)";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, g9 = i93[g92](*;echo[tinyPlot/@g9]*)];
ClearAll[iA, iA1, iA2, gA1, gA2, gA]; iA = iA2@*iA1;
iA1[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t, v, w, q, p, m, c, rlB,
     rlC, rlD, rlE, rlF, or = orWordlines, and = andWordlines},
   c = h["c"];
    (* RL"CDEF":=RL"CDEF"|(C"CDEF"&GL) *)
   t = copyVRsL[sCDEF@h["RL"],
      orVRs[sCDEF@h["RL"], andVRs[sCDEF@c, bglFromGL[h["GL"]]]]];
   h["RL"] = copyVR[t];
   gLabels[gResi] = "instruction 10, command 1
r<sub>"CDEF"</sub> |= c<sub>"CDEF"</sub> & r<sub>B</sub>
where r_B =
    (xy_B | x \cdot y_B)
  & (xy_B|xy_A|x_A)
  & (xy_B|xy_A|xy_9|x_9)
  & (xy_B|xy_A|xy_9|xy_8) | (c_B \& r_7)";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, gA1 = iA1[g9](*;echo[tinyPlot/@gA1]*)];
```

```
iA2[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, or = orWordlines, and = andWordlines},
   h["GL"] = {h["RL"][1 + 16^{F}]};
   h["bglCache"] = bglFromGL[h["GL"]];
   gLabels[gResi] = "instruction 10, command 2
[ for flags in 11.2 (carry forward); not used in sum ]
gl <= verify(r<sub>F</sub> ==
      (xy_F | x \cdot y_F)
    & (xy_F|xy_E|x_Y_E)
    & (xy_F|xy_E|xy_D|x_Y_D)
    & (xy_F|xy_E|xy_D|xy_C) | (c_F \& r_B)";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, gA = iA2[gA1](*;echo[tinyPlot/@gA]*)];
ClearAll[iB, iB1, iB2, gB1, gB2, gB]; iB = iB2@*iB1; iB1 = Identity;
iB2[machineAndBelexState Association] :=
  Module[{h = machineAndBelexState, t, u, or = orWordlines, and = andWordlines},
   h["RL"] = copyVRsL[sFFFE@h["RL"], xorVRs[sFFFE@h["x.y"], s7FFF@h["RL"]]];
   gLabels[gResi] = "instruction 11, command 2 (command 1 ignored)
r(0xFFFE) <= x \cdot y(0xFFFE) \cdot r(0x7FFF)";
   gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting, gB = iB2[gA](*;echo[tinyPlot/@gB]*)];
ClearAll[iC];
iC[machineAndBelexState_Association] :=
  Module[{h = machineAndBelexState, t,
    u, w, base = 10, or = orWordlines, and = andWordlines},
   t = h["res"] = copyVRsL[mFFFE, h["res"], h["RL"]];
   u = Mod[immediatesFromVr[h["vx"]] + immediatesFromVr[h["vy"]], 2<sup>16</sup>];
   w = u - immediatesFromVr[t];
   Assert[w === zeroWordline[]];
   gLabels[gResi] = "instruction 12, command 1
```

```
result(0xFFFE) <= r(0xFFFE)";</pre>
    gResiLoad@h(* Return modified machine and BELEX state. *)];
If[unitTesting,
  gC = iC[gB];
  echo[tinyPlot /@gC]];
{\tt gAnim = Animate[gShow[i], \{i, 1, gResMax, 1\}, AnimationRunning \rightarrow False]}
```



Out[468]=



```
In[469]:=
           Manipulate[gShow[i], {{i, 1}, 1, gResMax, 1, Appearance → "Open"}
             (*,ControlType→SetterBar*)]
Out[469]=
                               - \triangleright + | \otimes | \Rightarrow | \rightarrow |
                instructions 1-3
                [ missing section annotations imply 0xFFFF ]
                ggl_0 \leftarrow x \cdot y_0 & x \cdot y_1
                ggl<sub>1</sub> <= X*y<sub>4</sub> & X*y<sub>5</sub>
                ggl_3 \leftarrow x \cdot y_C & x \cdot y_D
                r <= x
                carry<sub>1</sub>
                                                                                gl_1
                                                                                                          result<sub>1</sub>
                                                           ggl<sub>1</sub>
```

# 12 Case Study: TCAM

## 13 L1

Each purple block below is a "half-bank" of MMB (described in Section 3 of the document) and an L1 (described in this section of the document). There are 64 such purple blocks in the APU chip.



The 64 purple blocks are arranged in 8 APCs with 8 MMB + L1 combinations in each APC.



For the purposes of this section of the document, only, the word "row" has a special meaning: it's a combination of one of 16 sections of one of 24 SBs/VRs/RNs. To specify such a "row", one must specify BOTH an SB/VR/RN \*and\* a section number. Thus, there are 16 \* 24 = 384 "rows" in a half-bank of MMB. There are also that many "rows" in a full bank of 4096 plats. The word "column" means "plat," for this section of the document only. In an entire APC, then, there are 8 \* 384 = 3072 "rows" of MMB.

In a half bank of 384 "rows," there are 384 \* 2048 = 786,432 bits.

In a half bank or in a bank, there are 864 "rows" of L1 memory. There are four groups, each with 216 "rows."

Each L1 group is connected to a distinct MMB group via a dedicated vd4 (GGL) vertical data line. Consequently, 4 L1 ↔ MMB data transfers can occur

```
simultaneously per bank of L1 & MMB.
```

The 216 rows in each L1 group are sub-divided into 24 "Bytes" or \" sets \" - 9 rows/set, in order to facilitate L1 Parity.

Rcall that the L1 works in two modes:

1) L1  $\leftrightarrow$ 

L2 mode. In which only transfers between the L1 and L2 are allowed. (We use apl\_set \_l1 \_reg \_ext () in this mode)

2) L1 ↔ MMB mode. In which only transfers between L1 and MMB are allowed. (We use apl\_set\_l1\_reg () in this mode)

Each L1 register is indexed according to the following scheme : (bank\_id, group\_id, set\_id, row\_id)

- An L1 bank\_id may take a value from the range [0, 4) 2 bits
- An L1 group\_id may take a value from the range [0, 4) 2 bits
- An L1 set\_id may take a value from the range [0, 24) 5 bits
- An L1 row\_id may take a value from the range [0, 9) 4 bits

Notice that not all set id and row ids values are allowed. While the l1 reg can take up to 8192 values, only 3456 (4 x 4 x 24 x 9) are valid.

Each (bank\_id, group\_id, set\_id, row\_id) is mapped to a scalar l1\_reg as follows:

l1\_reg = (bank\_id << 11) | (group\_id << 9) | (set\_id << 4) | row\_id.</pre>

In L1 ↔ L2 mode - all fields (bank\_id, group\_id, set\_id, row\_id) are active. I will not describe this mode in extent in this email.

In L1 ↔ MMB mode - only the set\_id and row\_id fields are active, and bank\_id and group\_id fields are ignored (since all banks and all groups are active simultaneously)

Next, I describe the L1 ↔ MMB mode transfer mechanism: In this mode, we choose 1 set out of the 24 sets, and a row out of the 9 bits in the set (8 bits for data + 1 bit parity). The l1\_reg is set as follows: l1\_reg = (set\_id << 4) | row\_id.

In the APL code the instruction GGL =

```
l1_reg will set the 4 GGL lines in each column to data stored the address
      in l1_reg. Recall this happens for all 4 l1_groups, in all banks.
The instruction SM_0X1111: SB[vr] =
   GGL stores the 4 bits in GGL lines to sections (0, 4, 8, 12).
Next, the instruction GGL =
   l1_reg + 1 adds offset to the row_id field and sets the 4 GGL lines to the
       next bit in the set. Which will be stored by SM 0 X1111 << 1: SB[vr] =
    GGL (i.e. sections 1, 5, 9, 13) and so on.
Linking the physical description to the VMR system:
As mentioned,
  each set in each of the four l1_groups consists of 8 bits (of data). But
     gvml conventions requires only 4 bits per group in order to build a 16 -
   bit VR. For that reason, each l1 set is logically split into
   2 parts: bits 0:3 are assigned to even VMRs, and bits 4:
   7 are assigned to odd VMRs (as mentioned in previous emails).
As to modeling the L1 in an indexed way. If
    you wish to follow the physical description above,
  I think the correct tensor would have the following
   shapes (4 \times 4 \times 24 \times 9 \times 4096) representing
    (bank_id, group_id, set_id, row_id, column).
In this case a VMR j in the range [0, 48) will can represented by
VMR[j] =
 (:, :, [int(j/2)], [0:3ifjisevenOR4:7ifjisodd], :).
However, notice this representation does not offer a direct way
 to access the value of a specific column in a specific bank.
I hope it is clearer now. If not,
I suggest we schedule a meeting for next week with Dan
 (as he's on holiday this week) and discuss the issue further.
16 sections in each of 24 SBs
4 sections in a group of each of 24 SBs = 96 "rows."
A group of L1 has 216 rows = 192 + 24 = 96 * 2 + 24.
```

MMB[0, 0, 0]

# 14 Appendix: Formal Spot-Checking

Spot-check the definition of Var(k) at the edges of the piecewise formula.

```
In[491]:=
        ClearAll[var];
        With [V = 24, P = 2048, S = 16, G = 4, R = 128],
          (* Return symbolic constants. *)
         var[k1_] := With[{k = k1 - 1},
              MMB[Mod[Quotient[k, PS], V],
                                                      0 \le k < VPS
               Mod[Quotient[k, S], P],
               Mod[k, S]]
              With[{kp = k - VPS},
                                                      VPS \leq k < VPS + PS
               RL[Mod[Quotient[kp, S], P],
                Mod[kp, S]]]
              With [\{kpp = k - VPS - PS\},
                                                      VPS+PS \leq k < VPS+PS+P
               GL[Mod[kpp, P]]]
              With [\{kppp = k - VPS - PS - P\},
                                                      VPS + PS + P \le k < VPS + PS + P+ PG
               GGL[Mod[Quotient[kppp, G], P],
                Mod[kppp, G]]]
              With [\{kpppp = k - VPS - PS - P - PG\},
                                                      VPS+PS+P+PG \le k < VPS+PS+P+PG+RS
               RSP16[Mod[Quotient[kpppp, S], R],
                Mod[kpppp, S]]]
             L Throw["Index out of range"]
                                                      True
In[493]:=
        var[0]
       ••• Throw: Uncaught Throw [Index out of range ] returned to top level.
Out[493]=
        Hold[Throw[Index out of range]]
In[494]:=
        var[1]
Out[494]=
```

```
In[495]:=
         var[2]
Out[495]=
         MMB[0, 0, 1]
In[496]:=
         var[17]
Out[496]=
         MMB[0, 1, 0]
In[497]:=
         var[786432]
Out[497]=
         MMB[23, 2047, 15]
In[498]:=
         var[786432+1]
Out[498]=
         RL[0, 0]
In[499]:=
         var[786432+32768]
Out[499]=
         RL[2047, 15]
In[500]:=
         var[786432+32768+1]
Out[500]=
         GL[0]
In[501]:=
         var[786432 + 32768 + 2048]
Out[501]=
         GL[2047]
In[502]:=
         var[786432 + 32768 + 2048 + 1]
Out[502]=
         GGL[0, 0]
```

```
In[503]:=
         var [786 432 + 32 768 + 2048 + 8192]
Out[503]=
         GGL[2047, 3]
In[504]:=
         var [786 432 + 32 768 + 2048 + 8192 + 1]
Out[504]=
         RSP16[0, 0]
In[505]:=
         var [786 432 + 32 768 + 2048 + 8192 + 2048]
Out[505]=
         RSP16[127, 15]
In[506]:=
         var[831489]
        ••• Throw: Uncaught Throw [Index out of range ] returned to top level.
Out[506]=
         Hold[Throw[Index out of range]]
```

full command set

### 15 Full Command Set

Almost all APL commands are preceded by section masks. When a section mask contains a single ON bit, commands are referred to as "sactions" [sic]. When multiple bits are ON, the effects of the instruction are restricted to the indicated subset of sections. Thus, masks may represent any of the 2^16 subsets of sections.

Section masks, as bit fields, are actually stored in SM\_REG\_n registers, where n is 0 through 15. To specify, for example, the section mask 0x0010, the programmers loads 0x0010 into an SM\_REG, say SM\_REG\_5, then annotates an APL command as follows:

```
SM_REG_5: RL = 1
```

loading 1 into all plats of section 4 (0x0010 has only bit 4 0N) of RL.

In addition, mask notation admits inverse by "~" and shifts by "<<" and ">>" (TODO: verify that right-shifts are supported), so the programmer might write

```
\sim (SM_REG_5 << 2) : RL = 1
```

to load 1 into all sections except section 6 of RL. Section 6 is specified by  $SM_REG_5 << 2$ , i.e., 0x0010 << 2 == 0x0040, which has only section 6 on because 0x0040 has only bit 6 on (from the right), and ~(SM\_REG\_5 << 2) means all sections except section 6.

In the table below, "msk" means a section-mask notation like the ones illustrated above, naming a particular SM\_REG and with optional shifts and / or inverse.

#### 5.1 WRITE LOGIC

~~~~~~~~~~~~~~~~

in shorter, BNF-style notation

<SRC> is one of (INV\_)?[GL, GGL, RSP16, RL [NEWS]RL] NOTA BENE: <SRC> does NOT include SB!

As many as three VRs may be written in one clock via the following SB notation:

```
msk: SB[x] = \langle SRC \rangle, e.g., SB[9] = RL
msk: SB[x, y] = \langle SRC \rangle, e.g., SB[3, 14] = GL
msk: SB[x, y, z] = \langle SRC \rangle, e.g., SB[1, 2, 3] = WRL
where x, y, z are each one of RN_REG_0 .. RN_REG_15.
```

SB[x] is shorthand for SB[x, x, x], SB[x, y] is shorthand for SB[x, y, y]

#### 5.2 READ LOGIC

~~~~~~~~~~~~~

| +                                                                                                                  | +<br>  BEL        |
|--------------------------------------------------------------------------------------------------------------------|-------------------|
| immediate APL commands                                                                                             | op arg1           |
| 1. msk: RL = 0<br>  2. msk: RL = 1                                                                                 | := 0  <br>:= 1    |
| combining APL commands                                                                                             | op arg1 comb arg2 |
| 4. msk: RL = <src></src>                                                                                           | := <sb></sb>      |
| 10. msk: RL  = <sb><br/>  11. msk: RL  = <src><br/>  12. msk: RL  = <sb> &amp; <src></src></sb></src></sb>         |                   |
| 13. msk: RL &= <sb><br/>  14. msk: RL &amp;= <src><br/>  15. msk: RL &amp;= <sb> &amp; <src></src></sb></src></sb> | &= <sb></sb>      |
| 18. msk: RL ^= <sb></sb>                                                                                           | ^= <sb></sb>      |

```
+-----
                                                                                                             op arg1 comb arg2 |
                        special cases
| 6. msk: RL = <SB> | <SRC> | := <SB> | <SRC> | | 7. msk: RL = <SB> ^ <SRC> | := <SB | := <SB> ^ <SRC> | := <SB> ^ <SRC
 | 8. msk: RL = ~<SB> & <SRC> | := ~<SB> & <SRC>
    9. msk: RL = <SB> & ~<SRC> | := <SB> & ~<SRC>
                                                                                                                                                        | &= ~<SB>
| 16. msk: RL &= ~<SB>
| 17. msk: RL &= ~<SRC>
                                                                                                                                                        | &= ~<SRC>
+----|
```

In addition, the following APL commands may be supported by HW but not supported by APL concrete syntax because they have no dedicated read-control register:

```
21. msk: RL = \sim RL \& \langle SRC \rangle
   22. msk: RL = \sim RL \& \langle SB \rangle
   23. msk: RL = \sim RL \& (\langle SB \rangle \& \langle SRC \rangle)
   24. msk: RL &= ~<SB> | ~<SRC>
5.3 R-SEL LOGIC
   msk: GL = RL
   msk: GGL = RL
   msk: RSP16 = RL
```

## 16 Appendix: GVML Arithmetic Definitions

```
* Copyright (C) 2020, GSI Technology, Inc. All rights reserved.
 * This software source code is the sole property of GSI Technology, Inc.
 * and is proprietary and confidential.
#ifndef ARITH_INST_APL_H
#define ARITH_INST_APL_H
#include <add_sub_utils.apl.h>
#include <common_defs.apl.h>
// *INDENT-OFF*
* addsub_frag_add_u16(RN_REG x, RN_REG y, RN_REG res, RN_REG x_xor_y, RN_REG cout1)
 * cout1[0] = X[0]^Y[0];
 * cout1[1] = (X[0]^Y[0]) & (X[1]^Y[1]);
```

\* cout1[2] =  $(X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2]);$ 

```
* cout1[3] = (X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2]) & (X[3]^Y[3]);
* cout0[0] = X[0]&Y[0];
* cout0[1] = X[1]&Y[1] | (COUT0[0] & X[1]^Y[1]);
* cout0[2] = X[2]&Y[2] | (COUT0[1] & X[2]^Y[2]);
* cout0[3] = X[3]&Y[3] | (COUT0[2] & X[3]^Y[3]);
#define ARITH_ADD_U16_GL_CO_FLAG_CO_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
                       RL = SB[x];
       SM_0XFFFF:
   }{ /* 2 */
       SM_0XFFFF:
                       RL ^= SB[\vee];
                      GGL = RL;
       SM_0X3333:
   }{ /* 3 */
       SM_0XFFFF:
                       SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111:
                      SB[cout1] = RL;
       (SM_0X1111 << 1): SB[cout1] = GGL;
       (SM_0X11111 << 2): RL = SB[x_xor_y] & GGL; /* (CIN & xXORy) */ \
                     RL = SB[x,y];
                                              /* CALC COUTO */ \
       SM_0X3333:
   }{ /* 5 */
       (SM_0X1111<<2):
                           SB[cout1] = RL;
       (SM_0X1111<<3):
                         RL = SB[x_xor_y] & NRL;
                                                     /* (CIN & xXORy) */ \
       (SM_0X1111 << 1): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
                                                  /* CALC COUTO */ \
       (SM_0X1111<<2):
                         RL = SB[x,y];
   }{ /* 6 */
                        SB[cout1] = RL;
RL = SB[x,y];
       (SM_0X1111<<3):
                                                  /* CALC COUTO */
       (SM_0X1111<<3):
       (SM_0X1111<<2):
                           RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       SM_0X0001: GGL = RL;
   }{ /* 7 */
                         RL \mid= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<3):
       (SM_0X0001<<3):
                          GL = RL;
       SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
       (SM_0X000F<<4):
                         RL = SB[cout1] \& GL;
                         GL = RL;
       (SM_0X0001<<7):
       SM_0X0001:
                      SB[res] = RL;
   }{ /* 9 */
       (SM_0X000F << 8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001:
                   RL = GGL;
   }{ /* 10 */
       (SM_0X000F<<12):RL |= SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 11 */
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
       \sim SM_0X0001: RL = SB[x_xor_y] ^ NRL;
   }{ /* 12 */
                      SB[res] = RL;
       ~SM_0X0001:
#define ARITH_ADD_U16_GL_CICO_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF: RL = SB[x];
   }{ /* 2 */
```

```
SM_0X0001:
                        SB[x\_xor\_y] = GL;
                       RL ^= SB[y];
        SM OXFFFF:
        SM_0X3333:
                       GGL = RL;
    }{ /* 3 */
        ~SM_0X0001:
                        SB[x\_xor\_y] = RL;
                        RL ^= SB[x_xor_y];
        SM_0X0001:
                                                /* Calc bit-0 res */\
                        SB[cout1] = RL;
        SM_0X1111:
    }{ /* 4 */
       SM_0X0001:
                       SB[x\_xor\_y] = RL;
                                                /* Keep bit-0 res */\
        (SM_0X1111<<1):
                          SB[cout1] = GGL;
                            RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
        (SM_0X1111<<2):
                       RL = SB[x,y];
                                                /* CALC COUTO */ \
        SM_0X3333:
   }{ /* 5 */
                                                    \
        (SM_0X1111<<2):
                            SB[cout1] = RL;
        (SM_0X1111<<3):
                            RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
                        RL \mid= Sb[x,y];
RL = SB[x,y];
                            RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
        (SM_0X1111<<1):
        (SM_0X1111<<2):
                                                    /* CALC COUTO */
   }{ /* 6 */
                            SB[cout1] = RL;
       (SM_0X1111<<3):
                            RL = SB[x,y];
                                                    /* CALC COUTO */
        (SM_0X1111<<3):
        (SM_0X1111<<2):
                            RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
        /*SM_0X0001: GGL = RL;*/
   }{ /* 7 */
                            RL = SB[x\_xor\_y] \& NRL;/* (CIN \& xXORy) */ 
        (SM_0X1111<<3):
    }{ /* 8 */
        (SM_0X000F<<0):
                          RL |= SB[cout1] & GL;
        (SM_0X0001<<3):
                            GL = RL;
        /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 9 */
       (SM_0X000F<<4):
                            RL |= SB[cout1] & GL;
        (SM_0X0001<<7):
                         GL = RL;
        /*SM_0X0001: SB[res] = RL;*/
   }{ /* 10 */
        (SM_0X000F<<8):
                          RL = SB[cout1] \& GL;
        (SM_0X0001 << 11):GL = RL;
        /*SM_0X0001: RL = GGL;*/
    }{ /* 11 */
        (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
        (SM_0X0001 << 15):GL = RL;
    }{ /* 12 */
        ~SM_0X0001:
                       RL = SB[x\_xor\_y] ^ NRL;
                        RL = SB[x_xor_y];
         SM_0X0001:
                                                /* Restore bit-0 res */ \
         SM_0X0001:
                        SB[cout1] = GL;
                                                /* Dummy use of GL */ \
    }{ /* 13 */
       SM_OXFFFF:
                       SB[res] = RL;
#define ARITH_ADD_U16_GL_CICO_FLAG_CO_T0_INST(x, y, res, x_xor_y, cout1)
       /* 1 */
       SM_0XFFFF:
                       RL = SB[x];
    }{ /* 2 */
        SM_0X0001:
                        SB[x\_xor\_y] = GL;
        SM_0XFFFF:
                       RL ^= SB[y];
        SM_0X3333:
                        GGL = RL;
   }{ /* 3 */
       ~SM_0X0001:
                       SB[x\_xor\_y] = RL;
```

```
SM_0X0001:
                       RL ^= SB[x_xor_y];
                                               /* Calc bit-0 res */\
       SM 0X1111:
                       SB[cout1] = RL;
   }{ /* 4 */
       SM_0X0001: SB[x_xor_y] = RL;
                                               /* Keep bit-0 res */\
       (SM_0X1111 << 1): SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN \& xXORy) */ 
        (SM_0X1111<<2):
                                               /* CALC COUTO */ \
       SM_0X3333:
                   RL = SB[x,y];
   }{ /* 5 */
       (SM_0X1111<<2):
                           SB[cout1] = RL;
       (SM_0X1111 << 3): RL = SB[x_xor_y] & NRL;
                                                     /* (CIN & xXORy) */ \
                       RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
RL = SB[x,y]; /* CALC COUTO */ \
        (SM_0X1111<<1):
       (SM_0X1111<<2):
   }{ /* 6 */
       (SM_0X1111 << 3): SB[cout1] = RL;
                         RL = SB[x,y];
       (SM_0X1111<<3):
                                                   /* CALC COUTO */
                           RL = SB[x\_xor\_y] & NRL; /* (CIN & xXORy) */ 
        (SM_0X1111<<2):
       /*SM_0X0001: GGL = RL;*/
   }{ /* 7 */
                           RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       (SM_0X1111<<3):
   }{ /* 8 */
                         RL |= SB[cout1] & GL;
       (SM_0X000F<<0):
        (SM_0X0001 << 3): GL = RL;
       /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 9 */
       (SM_0X000F<<4):
                         RL = SB[cout1] \& GL;
                         GL = RL;
        (SM_0X0001<<7):
       /*SM_0X0001: SB[res] = RL;*/
   }{ /* 10 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       /*SM_0X0001: RL = GGL; */
   }{ /* 11 */
        (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 12 */
       ~SM_0X0001:
                       RL = SB[x\_xor\_y] ^ NRL;
                       RL = SB[x\_xor\_y];
                                         /* Restore bit-0 res */ \
        SM_0X0001:
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
   }{ /* 13 */
       SM_0XFFFF:
                    SB[res] = RL;
#define ARITH_ADD_U16_GL_CO_FLAG_CICO_T0_INST(x, y, res, x_xor_y, cout1)
       (SM_0X0001 << C_FLAG): RL = SB[RN_REG_FLAGS];
       (SM_0X0001 << C_FLAG): GL = RL;
   }{ /* 2 */
       SM_0XFFFF:
                       RL = SB[x];
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
                                                           /* Dummy use of GL */
   }{ /* 3 */
       SM_0X0001:
                       SB[x\_xor\_y] = GL;
                       RL ^= SB[y];
       SM OXFFFF:
       SM_0X3333:
                       GGL = RL;
   }{ /* 4 */
       ~SM_0X0001:
                       SB[x\_xor\_y] = RL;
       SM_0X0001:
                       RL ^= SB[x_xor_y];
                                             /* Calc bit-0 res */\
```

```
SM_0X1111:
                      SB[cout1] = RL;
   }{ /* 5 */
                                              /* Keep bit-0 res */\
       SM_0X0001: SB[x_xor_y] = RL;
       (SM_0X1111 << 1): SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN \& xXORy) */ 
       (SM_0X1111<<2):
                   RL = SB[x,y];
                                              /* CALC COUT0 */ \
       SM_0X3333:
   }{ /* 6 */
                          SB[cout1] = RL;
       (SM_0X1111<<2):
       (SM_0X1111<<3):
                          RL = SB[x\_xor\_y] \& NRL; /* (CIN & xXORy) */ 
       (SM_0X1111 << 1): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<2):
                          RL = SB[x,y];
                                                  /* CALC COUTO */
   }{ /* 7 */
       (SM_0X1111 << 3): SB[cout1] = RL;
       (SM_0X1111<<3):
                          RL = SB[x,y];
                                                  /* CALC COUTO */
       (SM_0X1111<<2):
                           RL \models SB[x\_xor\_y] \& NRL;/* (CIN \& xXORy) */ 
       /*SM_0X0001: GGL = RL;*/
   }{ /* 8 */
       (SM_0X1111 << 3): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
   }{ /* 9 */
                         RL |= SB[cout1] & GL;
       (SM_0X000F<<0):
       (SM_0X0001<<3):
                        GL = RL;
       /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 10 */
                         RL = SB[cout1] \& GL;
       (SM_0X000F<<4):
       (SM_0X0001<<7):
                         GL = RL;
       /*SM_0X0001: SB[res] = RL;*/
   }{ /* 11 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       /*SM_0X0001: RL = GGL;*/
   }{ /* 12 */
       (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 13 */
       ~SM_0X0001:
                      RL = SB[x\_xor\_y] ^ NRL;
                    RL = SB[x\_xor\_y]; /* Restore bit-0 res */ \
        SM_0X0001:
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
   }{ /* 14 */
       SM_0XFFFF:
                      SB[res] = RL;
\texttt{\#define ARITH\_ADD\_U16\_GL\_C0\_T0\_INST}(x, y, res, x\_xor\_y, cout1)
      /* 1 */
       SM_0XFFFF:
                       RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF:
                       RL ^= SB[y];
       SM_0X3333:
                       GGL = RL;
   }{ /* 3 */
       SM_0XFFFF:
                       SB[x\_xor\_y] = RL;
   }{ /* 4 */
                      SB[cout1] = RL;
       SM_0X1111:
       (SM_0X1111 << 1): SB[cout1] = GGL;
       (SM_0X1111 << 2): RL = SB[x_xor_y] & GGL; /* (CIN & xXORy) */
       SM_0X3333:
                     RL = SB[x,y];
                                              /* CALC COUTO */ \
   }{ /* 5 */
       (SM_0X1111<<2): SB[cout1] = RL;
```

```
RL = SB[x,y];
                                                /* CALC COUTO */
       (SM_0X1111<<2):
   }{ /* 6 */
       (SM_0X1111<<3):
                         SB[cout1] = RL;
                                               /* CALC COUTO */ \
       (SM_0X1111<<3):
                         RL = SB[x,y];
                         RL = SB[x\_xor\_y] & NRL; /* (CIN & xXORy) */ 
       (SM_0X1111<<2):
       SM_0X0001: GGL = RL;
   }{ /* 7 */
                        RL \mid = SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<3):
                       GL = RL;
       (SM_0X0001<<3):
                    RL = SB[cout1];
       SM_0X0001:
   }{ /* 8 */
       (SM_0X000F<<4):
                        RL = SB[cout1] \& GL;
       (SM_0X0001<<7):
                        GL = RL;
                  SB[res] = RL;
       SM_0X0001:
   }{ /* 9 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001: RL = GGL;
   }{ /* 10 */
       (SM_0X000F << 12):RL |= SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 11 */
                      RL = SB[x\_xor\_y] ^ NRL;
       ~SM_0X0001:
                      SB[cout1] = GL;
                                            /* Dummy use of GL */ \
       SM_0X0001:
   }{ /* 12 */
       ~SM_0X0001:
                      SB[res] = RL;
#define ARITH_ADD_S16_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF:
                     RL = SB[x];
   }{ /* 2 */
       SM_OXFFFF:
                      RL ^= SB[y];
       SM_0X3333:
                      GGL = RL;
   }{ /* 3 */
       SM_0XFFFF:
                      SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111: SB[cout1] = RL;
       (SM_0X1111<<1):
                        SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
       (SM_0X1111<<2):
       SM_0X3333:
                    RL = SB[x,y];
                                            /* CALC COUTO */ \
                                                \
   }{ /* 5 */
       (SM_0X1111<<2):
                         SB[cout1] = RL;
                         RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
       (SM_0X1111<<3):
                         RL \mid= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<1):
                         RL = SB[x,y];
       (SM_0X1111<<2):
                                                /* CALC COUTO */
   }{ /* 6 */
                         SB[cout1] = RL;
       (SM_0X1111<<3):
                                               /* CALC COUTO */ \
       (SM_0X1111<<3):
                         RL = SB[x,y];
       (SM_0X1111<<2):
                         RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       SM_0X0001: GGL = RL;
   }{ /* 7 */
       (SM_0X1111<<3): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */\
```

```
(SM_0X0001<<3): GL = RL;
      SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
      (SM_0X000F << 4): RL |= SB[cout1] & GL;
      (SM_0X0001 << 7): GL = RL;
      SM_0X0001: SB[res] = RL;
   }{ /* 9 */
      (SM_0X000F<<8): RL |= SB[cout1] & GL;
      (SM_0X0001 << 11):GL = RL;
      SM_0X0001:
                 RL = GGL;
   }{ /* 10 */
      (SM_0X000F<<12):RL = SB[cout1] & GL;
      (SM_0X0001 << 14) : GGL = RL;
   }{ /* 11 */
      (SM_0X0001 << 15):RL ^= NRL;
      (SM_0X0001 << 15):GL = RL;
      \sim(SM_0X0001<<15): RL = SB[x_xor_y] ^ NRL;
   }{ /* 12 */
      (SM_0X0001 << OF_FLAG): SB[RN_REG_FLAGS] = GL;
      (SM_0X0001 << 15):RL = SB[x_xor_y] ^ GGL;
   }{ /* 13 */
      ~SM_0X0001:
                  SB[res] = RL;
#define ARITH_ADD_ABS_U16_S16_T0_INST(x, y, res, x_xor_y, cout1)
     /* 1 */
      SM_0XFFFF:
                    RL = SB[x];
   }{ /* 2 */
                    RL ^= SB[y];
      SM_0XFFFF:
                    GGL = RL;
      SM_0X3333:
   }{ /* 3 */
                    SB[x\_xor\_y] = RL;
      SM_0XFFFF:
   }{ /* 4 */
      SM_0X1111: SB[cout1] = RL;
      (SM_0X1111 << 1): SB[cout1] = GGL;
                      RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
      (SM_0X1111<<2):
      SM_0X3333: RL = SB[x,y];
                                         /* CALC COUTO */ \
   }{ /* 5 */
      }{ /* 6 */
      (SM_0X1111<<3):
                       SB[cout1] = RL;
      (SM_0X1111<<3): RL = SB[x,y]; (SM_0X1111<<2): RL |= SB[x_xor_y]
                                            /* CALC COUTO */
      (SM_0X1111<<2):
                       RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
      SM_0X0001: GGL = RL;
   }{ /* 7 */
      SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
                      RL |= SB[cout1] & GL;
      (SM_0X000F<<4):
      (SM_0X0001 << 7): GL = RL;
      SM_0X0001: SB[res] = RL;
   }{ /* 9 */
```

```
(SM_0X000F<<8): RL |= SB[cout1] & GL;
        (SM_0X0001 << 11):GL = RL;
        SM_0X0001: RL = GGL;
    }{ /* 10 */
        (SM_0X000F << 12):RL |= SB[cout1] & GL;
        (SM_0X0001 << 15) : GGL = RL;
   }{ /* 11 */
                       RL = SB[x\_xor\_y] ^ NRL;
       ~SM_0X0001:
    }{ /* 12 */
        ~SM_0X0001:
                       SB[res] = RL;
    }{ /* 13 */
        (SM_0X0001 << 15):RL = SB[x_xor_y] ^ GGL;
        (SM_0X0001 << 15):GL = RL;
   apl_if_gl_negate_t1(res)
                       SB[res] = RL;
        SM_0XFFFF:
#define ARITH_SUB_ABS_U16_S16_T0_INST(x, y, res, x_xor_noty, cout1, noty)
       /* 1 */
                        RL = ~SB[y] \& INV_RSP16;
       SM_0XFFFF:
    }{ /* 2 */
        SM_0XFFFF:
                       SB[noty] = RL;
        SM_OXFFFF:
                       RL ^= SB[x];
                       GGL = RL;
        SM_0X3333:
    }{ /* 3 */
        SM_0XFFFF:
                        SB[x\_xor\_noty] = RL;
   }{ /* 4 */
                    SB[cout1] = RL;
       SM_0X1111:
        (SM_0X1111<<1):
                          SB[cout1] = GGL;
                           RL = SB[x\_xor\_noty] \& GGL; /* (CIN & xXORy) */ 
        (SM_0X1111<<2):
        SM_0X3333:
                      RL = SB[x,noty];
                                                /* CALC COUTO */ \
   }{ /* 5 */
        (SM_0X1111<<2):
                            SB[cout1] = RL;
        (SM_0X1111<<3):
                            RL = SB[x\_xor\_noty] & NRL; /* (CIN & xXORy) */ 
        (SM_0X1111<<1):
                           RL \mid = SB[x_xor_noty] & NRL; /* (CIN & xXORy) */ \
                                                    /* CALC COUTO */
                           RL = SB[x,noty];
        (SM_0X1111<<2):
   }{ /* 6 */
                           SB[cout1] = RL;
       (SM_0X1111<<3):
                            RL = SB[x,noty]; /* CALC COUTO */
        (SM_0X1111<<3):
        (SM_0X1111<<2):
                           RL = SB[x\_xor\_noty] & NRL; /* (CIN & xXORy) */ 
    }{ /* 7 */
        (SM_0X1111 << 3): RL = SB[x_xor_noty] & NRL; /* (CIN & xXORy) */ \
   }{ /* 8 */
        SM_0X000F:
                     RL |= SB[cout1];
        (SM_0X0001 << 3): GL = RL;
    }{ /* 9 */
       (SM_0X000F<<4):
                           RL |= SB[cout1] & GL;
        (SM_0X0001<<7):
                           GL = RL;
    }{ /* 10 */
                            RL |= SB[cout1] & GL;
        (SM 0X000F<<8):
        (SM_0X0001 << 11):GL = RL;
    }{ /* 11 */
        (SM_0X000F << 12):RL |= SB[cout1] & GL;
        (SM_0X0001 << 15) : GGL = RL;
```

```
}{ /* 12 */
       \simSM_0X0001: RL = SB[x_xor_noty] ^ NRL;
                      RL = ~SB[x\_xor\_noty] \& INV\_RSP16;
       SM_0X0001:
   }{ /* 13 */
       SM_0XFFFF:
                      SB[res] = RL;
                                                        \
   }{ /* 14 */
       (SM_0X0001 << 15):RL = SB[x_xor_noty] ^ GGL;
       (SM_0X0001 << 15):GL = RL;
   apl_if_gl_negate_t1(res)
   {
                                             \
       SM_0XFFFF:
                      SB[res] = RL;
#define ARITH_ADD_S16_CIN_TO_INST(x, y, t_xory_cbi_t0, t_cbi0, t_cbi1, res) \
               (SM_0X0001 << C_FLAG): RL = SB[RN_REG_FLAGS]; /* Load carry in */ \
       (SM_0X0001 << C_FLAG): GL = RL;
                                          /* Set GL with carry in */ \
   }{ \
       SM_0X0001: RL = SB[x] & GL; /* RL[0] = x&ci */ 
       SM_0X0001: SB[t_xory_cbi_t0] = GL; /* Save Carry_In in t_xory_cbi_t0 */ \
       \sim SM_0X0001: RL = SB[x];
                               /* RL[1-15] = x */ 
   }{ \
       SM_0X0001: RL = SB[y, t_xory_cbi_t0]; /* RL[0] = y&ci | x&ci */ \\ \\
       \sim SM_0X0001: RL |= SB[y]; /* RL[1-15] = x|y */
   }{ \
       ~SM_0X0001: SB[t_xory_cbi_t0] = RL; /* t_xory_cbi_t0[1-15] = x|y */ \
       SM_0X00001: RL |= SB[x, y]; /* RL[0] = Cout = x&y | y&ci | x&ci */ \
   }{ \
       (SM_0X1111 << 1): SB[t_cbi0] = NRL; /* t_cbi0[5,9,13] = x&y */ 
       (SM_0X1111 << 1): RL |= SB[t_xory_cbi_t0] & NRL; /* RL[1] = Cout[1] = x&y |
ci(x|y) */
                                        /* 5,9,13: RL = Cout0[5,9,13] = x&y |
ci(x|y) */ 
       (SM_0X1111 << 4): RL |= SB[t_xory_cbi_t0];/* RL[4,8,12] = Cout1[4,8,12] = x&y
| 1&(x|y) */ 
   }{ \
       (SM_0X1111 << 2): SB[t_cbi0] = NRL; /* Propagate Cin0 */
       (SM_0X1111 << 2): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout0 */ \
       (SM_0X1111 << 5): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */ \
   }{ \
       (SM_0X1111 << 3): SB[t_cbi0] = NRL; /* Propagate Cin0 */ \
       (SM_0X1111 \ll 3): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout0 */
       (SM_0X1111 << 6): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       (SM_0X1111 << 4): SB[t_cbi0] = NRL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */
       SM_0X00001: SB[t_cbi0] = GL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */ \
       (SM_0X1111 << 7): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */ \
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       SM_0X0001: SB[t_cbi1] = GL; /* save Cin1 pred */
       (SM_0XFFFF << 5): SB[t_cbi1] = NRL; /* save Cin1 pred */
       SM_0XFFFF: RL = SB[t_cbi0]; /* Load Cin0 pred */ \
```

```
(SM_0X0001 << 4): GL = RL;
                                    /* Calc Cin[4..7] */ \
   }{ \
       (SM_0X000F << 5): RL |= SB[t_cbi1] & GL; 
       (SM_0X0001 << 8): GL = RL;
                                             /* Calc Cin[8..11] */ \
   }{ \
       (SM_0X000F << 9): RL |= SB[t_cbi1] & GL; 
       (SM_0X0001 << 12): GL = RL;
                                            /* Calc Cin[12..15] */ \
   }{ \
       (SM_0X000F << 13): RL |= SB[t_cbi1] & GL; 
       SM_0X0001: RL = SB[t_cbi1] & GL; 
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       SM_0X0001: RL ^= GL; \
       SM_0X0001: GL = RL; \
   }{ \
       SM_0X0001: RL = SB[t_xory_cbi_t0]; \
       (SM_0X0001 << OF_FLAG): SB[RN_REG_FLAGS] = GL; 
   }{ \
       SM_0XFFFF: RL ^= SB[x]; \setminus
   }{ \
       SM_0XFFFF: RL ^= SB[y]; \
   }{ \
       SM_0XFFFF: SB[res] = RL; /* res = Cin^x^y */
#define ARITH_SUB_U16_T3_INST(x, y, res) \
               SM_0X0001: SB[RN_REG_T0] = RSP16; \
       SM_0XFFFF: RL = SB[x]; /*RL[0-15] = x */
   }{ \
       SM_0XFFFF: RL ^= SB[y]; /* RL[0-15] = x ^ y */ 
   }{ \
       \sim SM_0X0001: SB[RN_REG_T0] = INV_RL;
       SM_0X0001: SB[RN_REG_T1] = INV_RL;
       SM_0XFFFF: RL &= SB[y]; /* RL = x */
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
\
               KEEP_BO_LOAD_BI_INST(RN_REG_T0) \
       }{ \
               SUM_SUB_INST(x, y, res) \setminus
#define ARITH_SUB_U16_NO_BOUT_T0_INST(x, y, res, t_notxxory, t_cbi0, t_cbi1)
      /* 1 */
                                  /* RL[0-15] = x */
       SM_0XFFFF: RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF: RL ^= SB[y]; /* RL[0-15] = x ^ y */
   }{ /* 3 */
       SM_0XFFFF: SB[t_notxxory] = INV_RL;
       SM_0X0001: SB[t_cbi0] = INV_RL;
       SM_0XFFFF: RL &= SB[y]; /* RL = x */
   }{ /* 4 */
       (SM_0X1111 << 1): SB[t_cbi0] = NRL; /* t_cbi0[5,9,13] = x&y */
       (SM_0X1111 << 1): RL = SB[t_notxxory] & NRL; /* RL[1] = Cout[1] = x&y |
ci(x|y) */
```

```
/* 5,9,13: RL = Cout0[5,9,13] = x&y | ci(x|y) */ \
        (SM 0X1111 << 4):
                          RL = SB[t_notxxory]; /* RL[4,8,12] = Cout1[4,8,12] = x&y
| 1&(x|y) */
   }{ /* 5 */
       (SM_0X1111 << 2): SB[t_cbi0] = NRL; /* Propagate Cin0 */
        (SM_0X1111 << 2): RL |= SB[t_notxxory] & NRL; /* Propagate Cout0 */
       (SM_0X1111 << 5): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
   }{ /* 6 */
       (SM_0X1111 << 3): SB[t_cbi0] = NRL; /* Propagate Cin0 */
       (SM_0X1111 << 3): RL |= SB[t_notxxory] & NRL; /* Propagate Cout0 */
        (SM_0X1111 << 6): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL;
   }{ /* 7 */
       (SM_0X1111 << 4): SB[t_cbi0] = NRL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */
       SM_0X0001: SB[t_cbi0] = GL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */\
       (SM_0X1111 << 7): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL;
   }{ /* 8 */
       SM_0X0001: SB[t_cbil] = GL;
                                         /* save Cin1 pred */
       (SM_0XFFFF << 5): SB[t_cbi1] = NRL; /* save Cin1 pred */
       SM_0XFFFF: RL = SB[t_cbi0];
                                         /* Load Cin0 pred */
       (SM_0X0001 << 4): GL = RL;
                                              /* Calc Cin[4..7] */
   }{ /* 9 */
       (SM_0X000F << 5): RL |= SB[t_cbi1] & GL;
       (SM_0X0001 << 8): GL = RL;
                                             /* Calc Cin[8..11] */
   }{ /* 10 */
       (SM_0X000F << 9): RL |= SB[t_cbi1] & GL;
       (SM_0X0001 << 12): GL = RL;
                                              /* Calc Cin[12..15] */
   }{ /* 11 */
       (SM_0X000F << 13): RL |= SB[t_cbi1] & GL;
                     RL = RSP16;
       SM_0X0001:
   }{ /* 12 */
       SM_0XFFFF: RL ^= SB[t_notxxory];
   }{ /* 13 */
       SM_0XFFFF: SB[res] = INV_RL; /* res = Cin^x^y */
#define ARITH_SUB_S16_T3_INST(res, x, y) \
                       SM_0X0001: SB[RN_REG_T0] = RSP16; \setminus
                       SM_0XFFFF: RL = SB[x]; \setminus
               }{ \
                       SM_0XFFFF: RL ^= SB[y]; \
               }{ \
                       \simSM_0X0001: SB[RN_REG_T0] = INV_RL; \
                       SM_0X0001: SB[RN_REG_T1] = INV_RL; \setminus
                       SM_0XFFFF: RL &= SB[y]; \
               }{ \
                       PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1,
RN_REG_T2) \
                       KEEP OF LOAD CBI INST(RN REG TO) \
               }{ \
                       SUM_SUB_INST(x, y, res)
#define ARITH_SUB_U16_BIN_T3_INST(res, x, y) \
               (SM_0X0001 << B_FLAG): RL = SB[RN_REG_FLAGS]; 
               (SM_0X0001 << B_FLAG): GL = RL; \
```

```
}{ \
               PROPAGATE BORROW BI INIT(x, v, RN REG TO, RN REG T1) \
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
               KEEP_BO_LOAD_BI_INST(RN_REG_T0) \
   }{ \
               SUM_SUB_INST(x, y, res)
#define ARITH_SUB_S16_BIN_T3_INST(res, x, y) \
               (SM_0X0001 << B_FLAG): RL = SB[RN_REG_FLAGS]; \
               (SM_0X0001 \ll B_FLAG): GL = RL;
       }{ \
               PROPAGATE_BORROW_BI_INIT(x, y, RN_REG_T0, RN_REG_T1) \
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
               KEEP_OF_LOAD_CBI_INST(RN_REG_T0) \
       }{ \
               SUM_SUB_INST(x, y, res)
// input: x, y
// output: s0 = y[0] ? x>>1 : 0
//
       _2x = rotate_left(x)
//
       m0 = y[2] ? 0xffff : 0
//
       t_y_{es} = y[0] & x[0]
              [15..1] = y[15..1]
//
       RL = y[1] ? x : 0
//
#define ARITH_MUL_U16_T0_INIT(x, y, s0, s1, _2x, m0, m1, res, t_y_res_lsb)
       SM_0XFFFF: RL = SB[y];
   }{
       SM_0XFFFF: SB[t_y_res_lsb] = RL; /*t_y_res_lsb = y */
       (SM_0X0001 << 2): GL = RL; /*GL = y[2] */
   }{
       SM OXFFFF:
                       SB[m0] = GL; /* m0 = y[2] ? 0xffff : 0 */
       SM OXFFFF:
                     RL = SB[x]; /* RL = x */
       (SM_0X0001 << 15): GGL = RL; /* GL = x[15] */
   }{
       \simSM_0X0001: SB[_2x] = NRL; /* _2x = rotate_left(x) */
       SM_0X0001: RL = SB[t_y_res_lsb];
       SM_0X0001: GL = RL; /* GL = t_y_res_lsb[0] (= y[0]) */ 
       SM_0X0001: SB[m1] = RSP16;
   }{
       SM_0XFFFF: RL = SB[x] & GL; /* RL = y[0] ? x ; 0 */
   }{
       SM_0X0001: SB[t_y_res_lsb] = RL; /* t_y_res_lsb[0] = y[0] & x[0]; */ 
       (SM_0X0001 << 15): SB[s0, s1] = GGL;
       (SM_0X00FF << 1): SB[m1] = RSP16;
       (SM_0X00FF << 7): SB[m1] = RSP16;
       \sim (SM_0 \times 0.0001 << 15): SB[s0] = SRL; /* s0[15..0] = y[0] ? x>>1 : 0 */ \
       (SM_0X0001 << 1): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 1): GL = RL; /* GL[1] = t_y_res_lsb[1] (= y[1]) */
       (SM_0X0001 << 15): SB[m1] = RSP16;
   }{
```

```
SM_0XFFFF: RL = SB[x] & GL;/* RL = y[1] ? x : 0 */
#define ARITH_MUL_U16_3T02_7TMP_1(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   } {
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 3): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 3): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_OXFFFF:
                      SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
       SM_0X0001: RL = SB[c_xor_s];
       SM_0X0001:
                     GL = RL;
   }{
       (SM_0X0001 << 1): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                    RL = SB[c, s0];
       ~SM_0X0001:
                      RL = SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_2(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 4): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 4): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_0XFFFF:
                     SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
                     RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                      GL = RL;
   }{
       (SM_0X0001 << 2): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                     RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_3(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
```

```
\sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 5): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 5): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
                       SB[m1] = GL;
       SM_0XFFFF:
        (sm_0x3fff \ll 1): RL = SB[c, s0];
                      RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   } {
       (SM_0X0001 << 3): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                     RL = SB[c, s0];
       ~SM_0X0001:
                       RL \mid= SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_4(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
        \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 6): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 6): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s1, m0];
                       SB[m0] = GL;
       SM_0XFFFF:
        (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                      RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 4): SB[t_y_res_lsb] = GL;
                     RL = SB[c, s1];
       SM_0X0001:
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_5(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
        \sim (SM_0X0001 << 15): RL ^{=} SB[s0];
        (SM_0X0001 << 15): RL ^= SB[s0, m1];
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 7): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 7): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                      SB[m1] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s0];
```

```
SM_0X0001: RL = SB[c_xor_s];
SM_0X0001: GL = RL;
   \{ (SM_0X0001 << 5): SB[t_y_res_lsb] = GL; \}
       SM_0X0001: RL = SB[c, s0];
       ~SM_0X0001:
                     RL = SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_6(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 8): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 8): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_0XFFFF: SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                     RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   } {
       (SM_0X0001 << 6): SB[t_y_res_lsb] = GL;
                     RL = SB[c, s1];
       SM_0X0001:
       ~SM_0X0001:
                       RL \mid= SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_7(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^{=} SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 9): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 9): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                      SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
                   RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 7): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s0];
                     RL = SB[_2x, m0, c_xor_s];
       ~SM 0X0001:
#define ARITH_MUL_U16_3T02_7TMP_8(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
```

```
\sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 10): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 10): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s1, m0];
       SM_0XFFFF:
                       SB[m0] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                     RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   }{
        (SM_0X0001 << 8): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_9(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
        (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 11): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 11): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
       SM_0XFFFF:
                       SB[m1] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s0];
                     RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 9): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                     RL = SB[c, s0];
                       RL = SB[_2x, m0, c_xor_s];
       ~SM_0X0001:
#define ARITH_MUL_U16_3T02_7TMP_10(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 12): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 12): GL = RL;
```

```
(SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{ SM_0XFFFF:
                     SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                   RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 10): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_11(c, s0, s1, _2x, m0, m1,
                  c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 13): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 13): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_OXFFFF:
                       SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
                      RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 11): SB[t_v_res_lsb] = GL;
       SM_0X0001:
                     RL = SB[c, s0];
                     RL = SB[_2x, m0, c_xor_s];
       ~SM_0X0001:
#define ARITH_MUL_U16_3T02_7TMP_12(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim(SM_0X0001 << 15): RL ^{=} SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   } {
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 14): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 14): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_0XFFFF:
                      SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001: RL = SB[c_xor_s];
       SM 0X0001:
                     GL = RL;
       (SM_0X0001 << 12): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                   RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
```

```
#define ARITH_MUL_U16_3T02_7TMP_13(c, s0, s1, _2x, m0, m1,
                  c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM OXFFFF:
                    SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF:
                      SB[c\_xor\_s] = RL;
       ~SM_0X0001:
                     RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
       (SM_0X0001 << 15): GGL = RL;
       (SM_0X0001 << 15): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 15): GL = RL;
   }{
       SM_0XFFFF:
                     SB[m1] = GL;
       (sm_0x3fff << 1): RL = SB[c, s0];
       SM_0X0001: RL = SB[c_xor_s];
       SM_0X0001:
                     GL = RL;
   }{
       (SM_0X0001 << 13): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s0];
       (sm_0x3fff << 1): RL = SB[_2x, m0, c_xor_s];
       (SM_0X0001 << 15): RL = SB[_2x, m0, c_xor_s] | GGL;
#define ARITH_MUL_U16_3TO2_7TMP_14(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF:
                      SB[c\_xor\_s] = RL;
       ~SM_0X0001:
                     RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 15): RL = SB[c, s1, m0];
       SM_0X0001: RL = SB[c_xor_s];
       SM_0X0001:
                     GL = RL;
   }{
       (sm_0x3fff \ll 1): RL = SB[c, s1];
   }{
       (SM_0X0001 << 14): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                     RL |= SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_7TMP(c, s0, m1, t_y_res_lsb, res_lsb)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 15): RL = SB[s0, m1];
   }{ /* 1 */
       \sim (SM_0X0001 << 15): SB[res_lsb] = RL;
       (SM_0X0001 << 15): SB[s0] = RL;
       SM_0XFFFF: RL = SB[c];
```

```
#define ARITH_MUL_U16_ADD_U16_END_MUL_16(c, s0, s1, _2x, res_lsb, res_msb)
   {/* 2 */
       SM_0XFFFF:
                       RL ^= SB[s0];
                       GGL = RL;
       SM_0X3333:
   }{ /* 3 */
       SM_0XFFFF:
                       SB[s1] = RL;
   }{ /* 4 */
       SM_0X1111:
                       SB[_2x] = RL;
       (SM_0X1111 << 1): SB[_2x] = GGL;
                         RL = SB[s1] \& GGL;
       (SM_0X1111<<2):
                                                  /* (CIN & xXORy) */ \
                     RL = SB[c,s0];
                                               /* CALC COUTO */ \
       SM_0X3333:
   }{ /* 5 */
       (SM_0X1111<<2):
                           SB[_2x] = RL;
                         RL = SB[s1] \& NRL;
       (SM_0X1111<<3):
                                                   /* (CIN & xXORy) */ \
                                                  /* (CIN & xXORy) */ \
       (SM_0X1111<<1):
                          RL \mid = SB[s1] \& NRL;
       (SM_0X1111<<2):
                         RL = SB[c,s0];
                                                   /* CALC COUTO */
   }{ /* 6 */
       (SM_0X1111<<3):
                         SB[_2x] = RL;
                         RL = SB[c,s0];
                                                   /* CALC COUTO */ \
       (SM_0X1111<<3):
                        RL \mid = SB[s1] \& NRL;
       (SM_0X1111<<2):
                                                  /* (CIN & xXORy) */ \
       SM_0X0001: GGL = RL;
   }{ /* 7 */
       (SM_0X1111<<3):
                         RL = SB[s1] & NRL;
                                                   /* (CIN & xXORy) */ \
       (SM_0X0001<<3):
                         GL = RL;
                     RL = SB[_2x];
       SM_0X0001:
   }{ /* 8 */
       (SM_0X000F<<4):
                         RL = SB[2x] \& GL;
       (SM_0X0001 << 7): GL = RL;
                     SB[res_msb] = RL;
       SM_0X0001:
   }{ /* 9 */
       (SM_0X000F<<8): RL = SB[_2x] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001: RL = GGL;
   }{ /* 10 */
       (SM_0X000F << 12):RL |= SB[_2x] & GL;
   }{ /* 11 */
       (SM_0X0001 << 15): SB[res_msb] = RL;
   }{ /* end_mul_16() */
       ~SM_0X0001:
                    RL = SB[s1] ^ NRL;
       SM_0X0001:
                      RL = SB[res_msb];
       SM_0X0001:
                     GL = RL;
   }{
       \sim (SM_0X0001 << 15): SB[res_msb] = SRL;
       (SM_0X0001 << 15): SB[res_lsb] = GL;
#define ARITH_MUL_U16_T0_INST(res_lsb, res_msb, x, y,
                 c_xor_s,
                 s0, s1, _2x,
                 m0, m1, t_y_res_lsb,
                 С,
                 sm_0x3fff)
       ARITH_MUL_U16_T0_INIT(x, y, s0, s1, _2x, m0, m1, res, t_y_res_lsb)
   }{ ARITH_MUL_U16_3T02_7TMP_1(c, s0, s1, _2x, m0, m1,
```

}

```
c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   {} ARITH_MUL_U16_3T02_7TMP_2(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
    }{ ARITH_MUL_U16_3T02_7TMP_3(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       ARITH_MUL_U16_3T02_7TMP_4(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       ARITH_MUL_U16_3T02_7TMP_5(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       ARITH_MUL_U16_3T02_7TMP_6(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
    }{ ARITH_MUL_U16_3T02_7TMP_7(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_8(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_9(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_10(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
    }{ ARITH_MUL_U16_3T02_7TMP_11(c, s0, s1, _2x, m0, m1,
                       c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_12(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_13(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_14(c, s0, s1, _2x, m0, m1,
                      c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   } {
        ARITH_MUL_U16_7TMP(c, s0, m1, t_y_res_lsb, res_lsb)
        ARITH_MUL_U16_ADD_U16_END_MUL_16(c, s0, s1, _2x, res_lsb, res_msb)
// *INDENT-ON*
#endif /* ARITH_INST_APL_H */
 * Copyright (C) 2020, GSI Technology, Inc. All rights reserved.
 * This software source code is the sole property of GSI Technology, Inc.
 * and is proprietary and confidential.
#ifndef ARITH_INST_APL_H
#define ARITH_INST_APL_H
#include <add_sub_utils.apl.h>
#include <common_defs.apl.h>
// *INDENT-OFF*
* addsub_frag_add_u16(RN_REG x, RN_REG y, RN_REG res, RN_REG x_xor_y, RN_REG cout1)
* cout1[0] = X[0]^Y[0];
 * cout1[1] = (X[0]^Y[0]) & (X[1]^Y[1]);
```

```
* cout1[2] = (X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2]);
* cout1[3] = (X[0]^Y[0]) & (X[1]^Y[1]) & (X[2]^Y[2]) & (X[3]^Y[3]);
* cout0[0] = X[0]&Y[0];
* cout0[1] = X[1]&Y[1] | (COUT0[0] & X[1]^Y[1]);
* cout0[2] = X[2]&Y[2] | (COUT0[1] & X[2]^Y[2]);
* cout0[3] = X[3]&Y[3] | (COUT0[2] & X[3]^Y[3]);
#define ARITH_ADD_U16_GL_CO_FLAG_CO_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF:
                       RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF:
                       RL ^= SB[v];
                      GGL = RL;
       SM_0X3333:
   }{ /* 3 */
       SM_0XFFFF:
                       SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111:
                      SB[cout1] = RL;
       (SM_0X1111 << 1): SB[cout1] = GGL;
       (SM_0X11114<<2): RL = SB[x_xor_y] & GGL; /* (CIN & xXORy) */ \
                     RL = SB[x,y];
                                              /* CALC COUTO */ \
       SM_0X3333:
   }{ /* 5 */
       (SM_0X1111<<2):
                           SB[cout1] = RL;
       (SM_0X1111<<3):
                          RL = SB[x_xor_y] \& NRL;
                                                     /* (CIN & xXORy) */ \
       (SM_0X1111 << 1): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
                                                  /* CALC COUTO */ \
       (SM_0X1111<<2):
                         RL = SB[x,y];
   }{ /* 6 */
                        SB[cout1] = RL;
RL = SB[x,y];
       (SM_0X1111<<3):
                                                  /* CALC COUTO */
       (SM_0X1111<<3):
       (SM_0X1111<<2):
                           RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       SM_0X0001: GGL = RL;
   }{ /* 7 */
                         RL \mid= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<3):
       (SM_0X0001<<3):
                          GL = RL;
       SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
       (SM_0X000F<<4):
                         RL = SB[cout1] \& GL;
                         GL = RL;
       (SM_0X0001<<7):
       SM_0X0001:
                      SB[res] = RL;
   }{ /* 9 */
       (SM_0X000F << 8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001:
                   RL = GGL;
   }{ /* 10 */
       (SM_0X000F<<12):RL |= SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 11 */
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
       ~SM_0X0001:
                     RL = SB[x_xor_y] ^ NRL;
   }{ /* 12 */
                      SB[res] = RL;
       ~SM_0X0001:
#define ARITH_ADD_U16_GL_CICO_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF:
                      RL = SB[x];
   }{ /* 2 */
```

```
SM_0X0001:
                        SB[x\_xor\_y] = GL;
                       RL ^= SB[y];
        SM OXFFFF:
                       GGL = RL;
        SM_0X3333:
    }{ /* 3 */
        ~SM_0X0001:
                        SB[x\_xor\_y] = RL;
                        RL ^= SB[x_xor_y];
        SM_0X0001:
                                                /* Calc bit-0 res */\
                        SB[cout1] = RL;
        SM_0X1111:
    }{ /* 4 */
       SM_0X0001:
                       SB[x\_xor\_y] = RL;
                                                /* Keep bit-0 res */\
        (SM_0X1111<<1):
                          SB[cout1] = GGL;
                            RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
        (SM_0X1111<<2):
                       RL = SB[x,y];
                                                /* CALC COUTO */ \
        SM_0X3333:
   }{ /* 5 */
                                                    \
        (SM_0X1111<<2):
                            SB[cout1] = RL;
                            RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
        (SM_0X1111<<3):
                        RL |= Sb[x_^o.__
RL = Sb[x,y];
                            RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
        (SM_0X1111<<1):
                                                    /* CALC COUTO */
        (SM_0X1111<<2):
   }{ /* 6 */
                            SB[cout1] = RL;
       (SM_0X1111<<3):
                            RL = SB[x,y];
                                                    /* CALC COUTO */
        (SM_0X1111<<3):
        (SM_0X1111<<2):
                            RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
        /*SM_0X0001: GGL = RL;*/
   }{ /* 7 */
                            RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
        (SM_0X1111<<3):
    }{ /* 8 */
                          RL |= SB[cout1] & GL;
        (SM_0X000F<<0):
        (SM_0X0001<<3):
                           GL = RL;
        /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 9 */
       (SM_0X000F<<4):
                            RL |= SB[cout1] & GL;
                         GL = RL;
        (SM_0X0001<<7):
        /*SM_0X0001: SB[res] = RL;*/
   }{ /* 10 */
        (SM_0X000F<<8):
                          RL = SB[cout1] \& GL;
        (SM_0X0001 << 11):GL = RL;
        /*SM_0X0001: RL = GGL;*/
    }{ /* 11 */
        (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
        (SM_0X0001 << 15):GL = RL;
    }{ /* 12 */
        ~SM_0X0001:
                       RL = SB[x\_xor\_y] ^ NRL;
                        RL = SB[x_xor_y];
                                                /* Restore bit-0 res */ \
         SM_0X0001:
         SM_0X0001:
                        SB[cout1] = GL;
                                                /* Dummy use of GL */ \
    }{ /* 13 */
        SM_0XFFFF:
                       SB[res] = RL;
#define ARITH_ADD_U16_GL_CICO_FLAG_CO_T0_INST(x, y, res, x_xor_y, cout1)
       /* 1 */
       SM_0XFFFF:
                       RL = SB[x];
    }{ /* 2 */
        SM_0X0001:
                        SB[x\_xor\_y] = GL;
        SM_0XFFFF:
                       RL ^= SB[y];
        SM_0X3333:
                        GGL = RL;
   }{ /* 3 */
       ~SM_0X0001:
                       SB[x\_xor\_y] = RL;
```

```
SM_0X0001:
                      RL ^= SB[x_xor_y];
                                              /* Calc bit-0 res */\
       SM 0X1111:
                      SB[cout1] = RL;
   }{ /* 4 */
       SM_0X0001: SB[x_xor_y] = RL;
                                              /* Keep bit-0 res */\
       (SM_0X1111 << 1): SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN \& xXORy) */ 
       (SM_0X1111<<2):
                   RL = SB[x,y];
                                              /* CALC COUTO */ \
       SM_0X3333:
   }{ /* 5 */
       (SM_0X1111<<2):
                          SB[cout1] = RL;
       (SM_0X1111 << 3): RL = SB[x_xor_y] & NRL;
                                                    /* (CIN & xXORy) */ \
                          RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       (SM_0X1111<<1):
       (SM_0X1111<<2):
                          RL = SB[x,y];
                                                  /* CALC COUTO */
   }{ /* 6 */
       (SM_0X1111 << 3): SB[cout1] = RL;
                        RL = SB[x,y];
       (SM_0X1111<<3):
                                                 /* CALC COUTO */
                          RL \mid = SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<2):
       /*SM_0X0001: GGL = RL;*/
   }{ /* 7 */
                          RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       (SM_0X1111<<3):
   }{ /* 8 */
                         RL |= SB[cout1] & GL;
       (SM_0X000F<<0):
       (SM_0X0001<<3): GL = RL;
       /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 9 */
       (SM_0X000F<<4):
                         RL = SB[cout1] & GL;
       (SM_0X0001<<7):
                        GL = RL;
       /*SM_0X0001: SB[res] = RL;*/
   }{ /* 10 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       /*SM_0X0001: RL = GGL; */
   }{ /* 11 */
       (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 12 */
       ~SM_0X0001:
                      RL = SB[x_xor_y] ^ NRL;
                      RL = SB[x_xor_y];
                                        /* Restore bit-0 res */ \
        SM_0X0001:
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
   }{ /* 13 */
       SM_0XFFFF:
                    SB[res] = RL;
#define ARITH_ADD_U16_GL_CO_FLAG_CICO_T0_INST(x, y, res, x_xor_y, cout1)
       (SM_0X0001 << C_FLAG): RL = SB[RN_REG_FLAGS];
       (SM_0X0001 << C_FLAG): GL = RL;
   }{ /* 2 */
       SM_0XFFFF:
                      RL = SB[x];
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
                                                          /* Dummy use of GL */
   }{ /* 3 */
       SM_0X0001:
                      SB[x\_xor\_y] = GL;
                      RL ^= SB[y];
       SM OXFFFF:
       SM_0X3333:
                      GGL = RL;
   }{ /* 4 */
       ~SM_0X0001:
                      SB[x\_xor\_y] = RL;
                      RL ^= SB[x_xor_y];
       SM_0X0001:
                                             /* Calc bit-0 res */\
```

```
SM_0X1111:
                       SB[cout1] = RL;
   }{ /* 5 */
                                              /* Keep bit-0 res */\
                    SB[x\_xor\_y] = RL;
       SM_0X0001:
       (SM_0X1111 << 1): SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN \& xXORy) */ 
       (SM_0X1111<<2):
                    RL = SB[x,y];
                                              /* CALC COUT0 */ \
       SM_0X3333:
   }{ /* 6 */
                           SB[cout1] = RL;
       (SM_0X1111<<2):
       (SM_0X1111<<3):
                           RL = SB[x_xor_y] & NRL;
                                                    /* (CIN & xXORy) */ \
       (SM_0X1111<<1): RL \mid= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
                           RL = SB[x,y];
                                                  /* CALC COUTO */
        (SM_0X1111<<<2):
   }{ /* 7 */
       (SM_0X1111 << 3): SB[cout1] = RL;
       (SM_0X1111<<3):
                           RL = SB[x,y];
                                                  /* CALC COUTO */
       (SM_0X1111<<2):
                           RL \models SB[x\_xor\_y] \& NRL;/* (CIN \& xXORy) */ 
       /*SM_0X0001: GGL = RL;*/
   }{ /* 8 */
       (SM_0X1111 << 3): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
   }{ /* 9 */
                         RL |= SB[cout1] & GL;
       (SM_0X000F<<0):
                        GL = RL;
       (SM_0X0001<<3):
       /*SM_0X0001: RL = SB[cout1]; */
   }{ /* 10 */
                         RL = SB[cout1] \& GL;
       (SM_0X000F<<4):
       (SM_0X0001<<7):
                         GL = RL;
       /*SM_0X0001: SB[res] = RL;*/
   }{ /* 11 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       /*SM_0X0001: RL = GGL;*/
   }{ /* 12 */
        (SM_0X000F << 12):RL \mid = SB[cout1] & GL;
        (SM_0X0001 << 15):GL = RL;
   }{ /* 13 */
       ~SM_0X0001:
                      RL = SB[x\_xor\_y] ^ NRL;
                    RL = SB[x\_xor\_y]; /* Restore bit-0 res */ \
        SM_0X0001:
       (SM_0X0001 << C_FLAG): SB[RN_REG_FLAGS] = GL;
   }{ /* 14 */
       SM_0XFFFF:
                      SB[res] = RL;
\texttt{\#define ARITH\_ADD\_U16\_GL\_C0\_T0\_INST}(x, y, res, x\_xor\_y, cout1)
      /* 1 */
       SM_0XFFFF:
                       RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF:
                       RL ^= SB[y];
       SM_0X3333:
                       GGL = RL;
   }{ /* 3 */
       SM_0XFFFF:
                       SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111:
                      SB[cout1] = RL;
       (SM_0X1111<<1):
                         SB[cout1] = GGL;
       (SM_0X1111 << 2): RL = SB[x_xor_y] & GGL; /* (CIN & xXORy) */
       SM_0X3333:
                     RL = SB[x,y];
                                              /* CALC COUTO */ \
   }{ /* 5 */
       (SM_0X1111<<2): SB[cout1] = RL;
```

```
/* CALC COUTO */
       (SM_0X1111<<2):
                       RL = SB[x,y];
   }{ /* 6 */
       (SM_0X1111<<3):
                         SB[cout1] = RL;
                         RL = SB[x,y];
                                               /* CALC COUTO */ \
       (SM_0X1111<<3):
                         RL = SB[x\_xor\_y] & NRL; /* (CIN & xXORy) */ 
       (SM_0X1111<<2):
       SM_0X0001: GGL = RL;
   }{ /* 7 */
                       RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<3):
       (SM_0X0001 << 3): GL = RL;
       SM_0X0001:
                  RL = SB[cout1];
   }{ /* 8 */
       (SM_0X000F<<4):
                        RL = SB[cout1] \& GL;
       (SM_0X0001<<7):
                       GL = RL;
       SM_0X0001: SB[res] = RL;
   }{ /* 9 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001: RL = GGL;
   }{ /* 10 */
       (SM_0X000F << 12):RL |= SB[cout1] & GL;
       (SM_0X0001 << 15):GL = RL;
   }{ /* 11 */
                     RL = SB[x\_xor\_y] ^ NRL;
       ~SM_0X0001:
       SM_0X0001:
                     SB[cout1] = GL;
                                            /* Dummy use of GL */ \
   }{ /* 12 */
       ~SM_0X0001:
                     SB[res] = RL;
#define ARITH_ADD_S16_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF:
                     RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF:
                     RL ^= SB[y];
       SM_0X3333:
                     GGL = RL;
   }{ /* 3 */
       SM_0XFFFF:
                     SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111: SB[cout1] = RL;
       (SM_0X1111<<1):
                        SB[cout1] = GGL;
                         RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
       (SM_0X1111<<2):
       SM_0X3333:
                    RL = SB[x,y];
                                            /* CALC COUTO */ \
                                               \
   }{ /* 5 */
       (SM_0X1111<<2):
                         SB[cout1] = RL;
                         RL = SB[x\_xor\_y] \& NRL; /* (CIN & xXORy) */ 
       (SM_0X1111<<3):
                         RL \mid= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
       (SM_0X1111<<1):
       (SM_0X1111<<2):
                         RL = SB[x,y];
                                               /* CALC COUTO */
   }{ /* 6 */
                         SB[cout1] = RL;
       (SM_0X1111<<3):
                                              /* CALC COUTO */ \
       (SM_0X1111<<3):
                         RL = SB[x,y];
       (SM_0X1111<<2):
                         RL = SB[x\_xor\_y] & NRL;/* (CIN & xXORy) */ 
       SM_0X0001: GGL = RL;
   }{ /* 7 */
       (SM_0X1111<<3): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */\
```

```
(SM_0X0001<<3): GL = RL;
       SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
       (SM_0X000F << 4): RL |= SB[cout1] & GL;
       (SM_0X0001 << 7): GL = RL;
       SM_0X0001: SB[res] = RL;
   }{ /* 9 */
       (SM_0X000F<<8): RL |= SB[cout1] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001:
                   RL = GGL;
   }{ /* 10 */
       (SM_0X000F<<12):RL = SB[cout1] & GL;
       (SM_0X0001 << 14) : GGL = RL;
   }{ /* 11 */
       (SM_0X0001 << 15):RL ^= NRL;
       (SM_0X0001 << 15):GL = RL;
       \sim(SM_0X0001<<15): RL = SB[x_xor_y] ^ NRL;
   }{ /* 12 */
       (SM_0X0001 << OF_FLAG): SB[RN_REG_FLAGS] = GL;
       (SM_0X0001 << 15):RL = SB[x_xor_y] ^ GGL;
   }{ /* 13 */
       ~SM_0X0001:
                    SB[res] = RL;
#define ARITH_ADD_ABS_U16_S16_T0_INST(x, y, res, x_xor_y, cout1)
      /* 1 */
       SM_0XFFFF:
                      RL = SB[x];
   }{ /* 2 */
                      RL ^= SB[y];
       SM_0XFFFF:
                      GGL = RL;
       SM_0X3333:
   }{ /* 3 */
       SM_0XFFFF:
                      SB[x\_xor\_y] = RL;
   }{ /* 4 */
       SM_0X1111: SB[cout1] = RL;
       (SM_0X1111 << 1): SB[cout1] = GGL;
                        RL = SB[x\_xor\_y] \& GGL; /* (CIN & xXORy) */ \
       (SM_0X1111<<2):
       SM_0X3333: RL = SB[x,y];
                                            /* CALC COUTO */ \
   }{ /* 5 */
       (SM_0X1111<<1): RL |= SB[x_xor_y] & NRL;/* (CIN & xXORy) */ \
(SM_0X1111<<2): RL = SB[x,y]; /* CALC COUTO */ \
       * 6 */
(SM_0X1111<<3): SB[cout1] = NL,
(SM_0X1111<<3): RL = SB[x,y];
RL |= SB[x_xor_y]
   }{ /* 6 */
                                                /* CALC COUTO */
                          RL = SB[x\_xor\_y] \& NRL; /* (CIN \& xXORy) */ 
       SM_0X0001: GGL = RL;
   }{ /* 7 */
       SM_0X0001: RL = SB[cout1];
   }{ /* 8 */
                        RL |= SB[cout1] & GL;
       (SM_0X000F<<4):
       (SM_0X0001 << 7): GL = RL;
       SM_0X0001: SB[res] = RL;
   }{ /* 9 */
```

```
(SM_0X000F<<8): RL |= SB[cout1] & GL;
        (SM_0X0001 << 11):GL = RL;
        SM_0X0001: RL = GGL;
    }{ /* 10 */
        (SM_0X000F << 12):RL |= SB[cout1] & GL;
        (SM_0X0001 << 15) : GGL = RL;
   }{ /* 11 */
                       RL = SB[x\_xor\_y] ^ NRL;
       ~SM_0X0001:
    }{ /* 12 */
        ~SM_0X0001:
                       SB[res] = RL;
   }{ /* 13 */
        (SM_0X0001 << 15):RL = SB[x_xor_y] ^ GGL;
        (SM_0X0001 << 15):GL = RL;
   apl_if_gl_negate_t1(res)
        SM_0XFFFF:
                       SB[res] = RL;
#define ARITH_SUB_ABS_U16_S16_T0_INST(x, y, res, x_xor_noty, cout1, noty)
       /* 1 */
                        RL = \sim SB[y] \& INV_RSP16;
       SM_0XFFFF:
    }{ /* 2 */
        SM_0XFFFF:
                       SB[noty] = RL;
        SM_0XFFFF:
                       RL ^= SB[x];
        SM_0X3333:
                       GGL = RL;
    }{ /* 3 */
        SM_0XFFFF:
                        SB[x\_xor\_noty] = RL;
   }{ /* 4 */
                       SB[cout1] = RL;
       SM_0X1111:
        (SM_0X1111<<1):
                          SB[cout1] = GGL;
                            RL = SB[x\_xor\_noty] \& GGL; /* (CIN & xXORy) */ 
        (SM_0X1111<<2):
                                                /* CALC COUTO */ \
        SM_0X3333:
                      RL = SB[x,noty];
   }{ /* 5 */
        (SM_0X1111<<2):
                            SB[cout1] = RL;
        (SM_0X1111<<3):
                            RL = SB[x\_xor\_noty] & NRL; /* (CIN & xXORy) */ 
        (SM_0X1111<<1):
                            RL |= SB[x_xor_noty] & NRL; /* (CIN & xXORy) */ \
                            RL = SB[x,noty];
                                                    /* CALC COUTO */
        (SM_0X1111<<2):
   }{ /* 6 */
                            SB[cout1] = RL;
       (SM_0X1111<<3):
        (SM_0X1111<<3):
                            RL = SB[x,noty];
                                                  /* CALC COUTO */
        (SM_0X1111<<2):
                            RL = SB[x\_xor\_noty] & NRL; /* (CIN & xXORy) */ 
    }{ /* 7 */
        (SM_0X1111<<3):
                            RL = SB[x\_xor\_noty] & NRL; /* (CIN & xXORy) */ 
   }{ /* 8 */
        SM_0X000F:
                     RL |= SB[cout1];
        (SM_0X0001<<3):
                          GL = RL;
    }{ /* 9 */
        (SM_0X000F<<4):
                            RL |= SB[cout1] & GL;
        (SM_0X0001<<7):
                           GL = RL;
    }{ /* 10 */
                            RL |= SB[cout1] & GL;
        (SM 0X000F<<8):
        (SM_0X0001 << 11):GL = RL;
    }{ /* 11 */
        (SM_0X000F<<12):RL |= SB[cout1] & GL;
        (SM_0X0001 << 15) : GGL = RL;
```

```
}{ /* 12 */
       \simSM_0X0001: RL = SB[x_xor_noty] ^ NRL;
                     RL = ~SB[x\_xor\_noty] \& INV\_RSP16;
       SM_0X0001:
   }{ /* 13 */
       SM_0XFFFF:
                      SB[res] = RL;
                                                        \
   }{ /* 14 */
       (SM_0X0001 << 15):RL = SB[x_xor_noty] ^ GGL;
       (SM_0X0001 << 15):GL = RL;
   apl_if_gl_negate_t1(res)
   {
                                             \
       SM_0XFFFF:
                      SB[res] = RL;
(SM_0X0001 << C_FLAG): RL = SB[RN_REG_FLAGS]; /* Load carry in */ \
       (SM_0X0001 << C_FLAG): GL = RL;
                                          /* Set GL with carry in */ \
   }{ \
       SM_0X0001: RL = SB[x] & GL; /* RL[0] = x&ci */ 
       SM_0X0001: SB[t_xory_cbi_t0] = GL; /* Save Carry_In in t_xory_cbi_t0 */ \
       \sim SM_0X0001: RL = SB[x];
                               /* RL[1-15] = x */ 
   }{ \
       SM_0X0001: RL = SB[y, t_xory_cbi_t0]; /* RL[0] = y&ci | x&ci */ \\ \\
       \sim SM_0X0001: RL |= SB[y]; /* RL[1-15] = x|y */\
   }{ \
       \sim SM_0X00001: SB[t_xory_cbi_t0] = RL; /* t_xory_cbi_t0[1-15] = x|y */ 
       \sim SM_0X00001: RL = SB[x , y]; /* RL[1-15] = x&y */ \
       SM_0X00001: RL |= SB[x, y]; /* RL[0] = Cout = x&y | y&ci | x&ci */ \
   }{ \
       (SM_0X1111 << 1): SB[t_cbi0] = NRL; /* t_cbi0[5,9,13] = x&v */ \
       (SM_0X1111 << 1): RL |= SB[t_xory_cbi_t0] & NRL; /* RL[1] = Cout[1] = x&y |
ci(x|y) */
                                        /* 5,9,13: RL = Cout0[5,9,13] = x&y |
ci(x|y) */ 
       (SM_0X1111 << 4): RL |= SB[t_xory_cbi_t0];/* RL[4,8,12] = Cout1[4,8,12] = x&y
| 1&(x|y) */ 
   }{ \
       (SM_0X1111 << 2): SB[t_cbi0] = NRL; /* Propagate Cin0 */
       (SM_0X1111 << 2): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout0 */ \
       (SM_0X1111 << 5): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */ \
   }{ \
       (SM_0X1111 << 3): SB[t_cbi0] = NRL; /* Propagate Cin0 */ \
       (SM_0X1111 \ll 3): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout0 */
       (SM_0X1111 << 6): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       (SM_0X1111 << 4): SB[t_cbi0] = NRL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */
       SM_0X00001: SB[t_cbi0] = GL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */ \
       (SM_0X1111 << 7): RL |= SB[t_xory_cbi_t0] & NRL; /* Propagate Cout1 */ \
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       SM_0X0001: SB[t_cbi1] = GL; /* save Cin1 pred */
       (SM_0XFFFF << 5): SB[t_cbi1] = NRL; /* save Cin1 pred */
       SM_0XFFFF: RL = SB[t_cbi0]; /* Load Cin0 pred */ \
```

```
(SM_0X0001 << 4): GL = RL; /* Calc Cin[4..7] */ 
   }{ \
       (SM_0X000F << 5): RL |= SB[t_cbi1] & GL; 
       (SM_0X0001 << 8): GL = RL;
                                             /* Calc Cin[8..11] */ \
   }{ \
       (SM_0X000F << 9): RL |= SB[t_cbi1] & GL; 
       (SM_0X0001 << 12): GL = RL;
                                            /* Calc Cin[12..15] */ \
   }{ \
       (SM_0X000F << 13): RL |= SB[t_cbi1] & GL; 
       SM_0X0001: RL = SB[t_cbi1] & GL; 
       (SM_0X0001 << 15): GL = RL; \setminus
   }{ \
       SM_0X0001: RL ^= GL; \
       SM_0X0001: GL = RL; \
   }{ \
       SM_0X0001: RL = SB[t_xory_cbi_t0]; \
       (SM_0X0001 << OF_FLAG): SB[RN_REG_FLAGS] = GL; 
   }{ \
       SM_0XFFFF: RL ^= SB[x]; \setminus
   }{ \
       SM_0XFFFF: RL ^= SB[v]; \
   }{ \
       SM_0XFFFF: SB[res] = RL; /* res = Cin^x^y */
#define ARITH_SUB_U16_T3_INST(x, y, res) \
               SM_0X0001: SB[RN_REG_T0] = RSP16; \
       SM_0XFFFF: RL = SB[x]; /*RL[0-15] = x */
   }{ \
       SM_0XFFFF: RL ^= SB[y]; /* RL[0-15] = x ^ y */ 
   }{ \
       \simSM_0X0001: SB[RN_REG_T0] = INV_RL;
       SM_0X0001: SB[RN_REG_T1] = INV_RL;
       SM_0XFFFF: RL &= SB[y]; /* RL = x */
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
\
               KEEP_BO_LOAD_BI_INST(RN_REG_T0) \
       }{ \
               SUM_SUB_INST(x, y, res) \setminus
#define ARITH_SUB_U16_NO_BOUT_T0_INST(x, y, res, t_notxxory, t_cbi0, t_cbi1)
      /* 1 */
                                  /* RL[0-15] = x */
       SM_0XFFFF: RL = SB[x];
   }{ /* 2 */
       SM_0XFFFF: RL ^= SB[y]; /* RL[0-15] = x ^ y */
   }{ /* 3 */
       SM_0XFFFF: SB[t_notxxory] = INV_RL;
       SM_0X0001: SB[t_cbi0] = INV_RL;
       SM_0XFFFF: RL &= SB[y]; /* RL = x */
   }{ /* 4 */
       (SM_0X1111 << 1): SB[t_cbi0] = NRL; /* t_cbi0[5,9,13] = x&y */
       (SM_0X1111 << 1): RL |= SB[t_notxxory] & NRL; /* RL[1] = Cout[1] = x&y |
ci(x|y) */
```

```
/* 5,9,13: RL = Cout0[5,9,13] = x&y | ci(x|y) */ \
        (SM 0X1111 << 4):
                          RL = SB[t_notxxory]; /* RL[4,8,12] = Cout1[4,8,12] = x&y
| 1&(x|y) */
   }{ /* 5 */
       (SM_0X1111 << 2): SB[t_cbi0] = NRL; /* Propagate Cin0 */
        (SM_0X1111 << 2): RL |= SB[t_notxxory] & NRL; /* Propagate Cout0 */
       (SM_0X1111 << 5): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
   }{ /* 6 */
       (SM_0X1111 << 3): SB[t_cbi0] = NRL; /* Propagate Cin0 */
       (SM_0X1111 \ll 3): RL |= SB[t_notxxory] & NRL; /* Propagate Cout0 */
        (SM_0X1111 << 6): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL;
   }{ /* 7 */
       (SM_0X1111 << 4): SB[t_cbi0] = NRL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */\
       SM_0X0001: SB[t_cbi0] = GL; /* t_cbi0[8,12,16] = Cout0[7, 11, 15] */\
       (SM_0X1111 << 7): RL |= SB[t_notxxory] & NRL; /* Propagate Cout1 */
       (SM_0X0001 << 15): GL = RL;
   }{ /* 8 */
       SM_0X0001: SB[t_cbi1] = GL;
                                         /* save Cin1 pred */
       (SM_0XFFFF << 5): SB[t_cbi1] = NRL; /* save Cin1 pred */
                                         /* Load Cin0 pred */
       SM_0XFFFF: RL = SB[t_cbi0];
       (SM_0X0001 << 4): GL = RL;
                                             /* Calc Cin[4..7] */
   }{ /* 9 */
       (SM_0X000F << 5): RL |= SB[t_cbi1] & GL;
       (SM_0X0001 << 8): GL = RL;
                                             /* Calc Cin[8..11] */
   }{ /* 10 */
       (SM_0X000F << 9): RL |= SB[t_cbi1] & GL;
       (SM_0X0001 << 12): GL = RL;
                                              /* Calc Cin[12..15] */
   }{ /* 11 */
       (SM_0X000F << 13): RL |= SB[t_cbi1] & GL;
                     RL = RSP16;
       SM_0X0001:
   }{ /* 12 */
       SM_0XFFFF: RL ^= SB[t_notxxory];
   }{ /* 13 */
       SM_0XFFFF: SB[res] = INV_RL; /* res = Cin^x^y */
#define ARITH_SUB_S16_T3_INST(res, x, y) \
                       SM_0X0001: SB[RN_REG_T0] = RSP16; 
                       SM_0XFFFF: RL = SB[x]; \setminus
               }{ \
                       SM_0XFFFF: RL ^= SB[y]; \
               }{ \
                       \simSM_0X0001: SB[RN_REG_T0] = INV_RL; \
                       SM_0X0001: SB[RN_REG_T1] = INV_RL; \setminus
                       SM_OXFFFF: RL &= SB[y]; \
               }{ \
                       PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1,
RN_REG_T2) \
                       KEEP OF LOAD CBI INST(RN REG TO) \
               }{ \
                       SUM_SUB_INST(x, y, res)
#define ARITH_SUB_U16_BIN_T3_INST(res, x, y) \
               (SM_0X0001 << B_FLAG): RL = SB[RN_REG_FLAGS]; 
               (SM_0X0001 << B_FLAG): GL = RL;
```

```
}{ \
               PROPAGATE BORROW BI INIT(x, v, RN REG TO, RN REG T1) \
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
               KEEP_BO_LOAD_BI_INST(RN_REG_T0) \
   }{ \
               SUM_SUB_INST(x, y, res)
#define ARITH_SUB_S16_BIN_T3_INST(res, x, y) \
               (SM_0X0001 << B_FLAG): RL = SB[RN_REG_FLAGS]; \
               (SM_0X0001 \ll B_FLAG): GL = RL; \
       }{ \
               PROPAGATE_BORROW_BI_INIT(x, y, RN_REG_T0, RN_REG_T1) \
       }{ \
               PROPAGATE_CARRY_BORROW_3PRED_INST(x, y, RN_REG_T0, RN_REG_T1, RN_REG_T2)
               KEEP_OF_LOAD_CBI_INST(RN_REG_T0) \
       }{ \
               SUM_SUB_INST(x, y, res)
// input: x, y
// output: s0 = y[0] ? x>>1 : 0
//
       _2x = rotate_left(x)
//
       m0 = y[2] ? 0xffff : 0
//
       t_y_{es} = y[0] & x[0]
              [15..1] = y[15..1]
//
       RL = y[1] ? x : 0
//
#define ARITH_MUL_U16_T0_INIT(x, y, s0, s1, _2x, m0, m1, res, t_y_res_lsb)
       SM_0XFFFF: RL = SB[y];
   }{
       SM_0XFFFF: SB[t_y_res_lsb] = RL; /*t_y_res_lsb = y */
       (SM_0X0001 \ll 2): GL = RL; /*GL = y[2] */
   }{
       SM OXFFFF:
                       SB[m0] = GL; /* m0 = y[2] ? 0xffff : 0 */
       SM OXFFFF:
                     RL = SB[x]; /* RL = x */
       (SM_0X0001 << 15): GGL = RL; /* GL = x[15] */
   }{
       \simSM_0X0001: SB[_2x] = NRL; /* _2x = rotate_left(x) */
       SM_0X0001: RL = SB[t_y_res_lsb];
       SM_0X0001: GL = RL; /* GL = t_y_res_lsb[0] (= y[0]) */ 
       SM_0X0001: SB[m1] = RSP16;
   }{
       SM_0XFFFF: RL = SB[x] & GL; /* RL = y[0] ? x ; 0 */
   }{
       SM_0X0001: SB[t_y_res_lsb] = RL; /* t_y_res_lsb[0] = y[0] & x[0]; */ 
       (SM_0X0001 << 15): SB[s0, s1] = GGL;
       (SM_0X00FF << 1): SB[m1] = RSP16;
       (SM_0X00FF << 7): SB[m1] = RSP16;
   }{
       \sim (SM_0 \times 0.0001 << 15): SB[s0] = SRL; /* s0[15..0] = y[0] ? x>>1 : 0 */ \
       (SM_0X0001 << 1): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 1): GL = RL; /* GL[1] = t_y_res_lsb[1] (= y[1]) */
       (SM_0X0001 << 15): SB[m1] = RSP16;
   }{
```

```
SM_0XFFFF: RL = SB[x] & GL; /* RL = y[1] ? x : 0 */
#define ARITH_MUL_U16_3T02_7TMP_1(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^{=} SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 3): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 3): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                      SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
       SM_0X0001: RL = SB[c_xor_s];
       SM_0X0001:
                     GL = RL;
       (SM_0X0001 << 1): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s0];
       ~SM_0X0001:
                      RL = SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_2(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 4): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 4): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_0XFFFF:
                     SB[m0] = GL;
       (sm_0x3fff << 1): RL = SB[c, s1];
                     RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                      GL = RL;
   }{
       (SM_0X0001 << 2): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                     RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_3(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
```

```
\sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 5): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 5): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
                       SB[m1] = GL;
       SM_0XFFFF:
        (sm_0x3fff \ll 1): RL = SB[c, s0];
                      RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   } {
       (SM_0X0001 << 3): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                       RL = SB[c, s0];
       ~SM_0X0001:
                       RL \mid= SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_4(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
        \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 6): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 6): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
       SM_0XFFFF:
                       SB[m0] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s1];
        SM_0X0001:
                      RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 4): SB[t_y_res_lsb] = GL;
                     RL = SB[c, s1];
       SM_0X0001:
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_5(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
        \sim (SM_0X0001 << 15): RL ^{=} SB[s0];
        (SM_0X0001 << 15): RL ^= SB[s0, m1];
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 7): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 7): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                      SB[m1] = GL;
        (sm_0x3fff << 1): RL = SB[c, s0];
```

```
SM_0X0001:
                      RL = SB[c_xor_s];
       SM_0X0001: GL = RL;
   \{ (SM_0X0001 << 5): SB[t_y_res_lsb] = GL; \}
       SM_0X0001: RL = SB[c, s0];
       ~SM_0X0001:
                     RL \mid= SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_6(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
   }{
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 8): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 8): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_OXFFFF:
                    SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                     RL = SB[c_xor_s];
       SM_0X0001:
                      GL = RL;
   } {
       (SM_0X0001 << 6): SB[t_y_res_lsb] = GL;
                    RL = SB[c, s1];
       SM_0X0001:
       ~SM_0X0001:
                      RL \mid= SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_7(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^{=} SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 9): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 9): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                      SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
                   RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 7): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s0];
                     RL \mid= SB[_2x, m0, c_xor_s];
       ~SM 0X0001:
#define ARITH_MUL_U16_3T02_7TMP_8(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
```

```
\sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   } {
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 10): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 10): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s1, m0];
       SM_0XFFFF:
                       SB[m0] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001:
                     RL = SB[c_xor_s];
       SM_0X0001:
                       GL = RL;
   }{
        (SM_0X0001 << 8): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_9(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
        (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 11): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 11): GL = RL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                       SB[m1] = GL;
        (sm_0x3fff \ll 1): RL = SB[c, s0];
                     RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 9): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                     RL = SB[c, s0];
                       RL = SB[_2x, m0, c_xor_s];
       ~SM_0X0001:
#define ARITH_MUL_U16_3T02_7TMP_10(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
        SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 12): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 12): GL = RL;
```

```
(SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{ SM_0XFFFF:
                     SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
                   RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   }{
       (SM_0X0001 << 10): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_3T02_7TMP_11(c, s0, s1, _2x, m0, m1,
                  c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
       (SM_0X0001 << 13): RL = SB[t_y_res_lsb];
        (SM_0X0001 << 13): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s0, m1];
   }{
       SM_0XFFFF:
                       SB[m1] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s0];
                      RL = SB[c_xor_s];
       SM_0X0001:
       SM_0X0001:
                       GL = RL;
   } {
       (SM_0X0001 << 11): SB[t_v_res_lsb] = GL;
                     RL = SB[c, s0];
       SM_0X0001:
       ~SM_0X0001:
                     RL = SB[_2x, m0, c_xor_s];
#define ARITH_MUL_U16_3TO2_7TMP_12(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^{=} SB[s1];
       (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF: SB[c_xor_s] = RL;
       \sim SM_0X0001: RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
       (SM_0X0001 << 14): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 14): GL = RL;
       (SM_0X0001 << 15): RL = SB[c, s1, m0];
   }{
       SM_0XFFFF:
                      SB[m0] = GL;
       (sm_0x3fff \ll 1): RL = SB[c, s1];
       SM_0X0001: RL = SB[c_xor_s];
       SM 0X0001:
                      GL = RL;
       (SM_0X0001 << 12): SB[t_y_res_lsb] = GL;
       SM_0X0001:
                    RL = SB[c, s1];
       ~SM_0X0001:
                       RL = SB[_2x, m1, c_xor_s];
```

```
#define ARITH_MUL_U16_3T02_7TMP_13(c, s0, s1, _2x, m0, m1,
                 c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM OXFFFF:
                    SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s0];
       (SM_0X0001 << 15): RL ^= SB[s0, m1];
   }{
       SM_OXFFFF:
                       SB[c\_xor\_s] = RL;
       ~SM_0X0001:
                      RL ^= SB[_2x, m0];
   }{
       \sim (SM_0X0001 << 15): SB[s1] = SRL;
        (SM_0X0001 << 15): RL = SB[c, s0, m1];
       (SM_0X0001 << 15): GGL = RL;
       (SM_0X0001 << 15): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 15): GL = RL;
   }{
       SM_0XFFFF:
                     SB[m1] = GL;
       (sm_0x3fff << 1): RL = SB[c, s0];
       SM_0X0001: RL = SB[c_xor_s];
                     GL = RL;
       SM_0X0001:
   }{
       (SM_0X0001 << 13): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s0];
       (sm_0x3fff << 1): RL = SB[_2x, m0, c_xor_s];
       (SM_0X0001 << 15): RL = SB[_2x, m0, c_xor_s] | GGL;
#define ARITH_MUL_U16_3T02_7TMP_14(c, s0, s1, _2x, m0, m1,
                c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL ^= SB[s1];
        (SM_0X0001 << 15): RL ^= SB[s1, m0];
   }{
       SM_0XFFFF:
                      SB[c\_xor\_s] = RL;
       ~SM_0X0001:
                     RL ^= SB[_2x, m1];
       \sim (SM_0X0001 << 15): SB[s0] = SRL;
        (SM_0X0001 << 15): RL = SB[c, s1, m0];
       SM_0X0001: RL = SB[c_xor_s];
       SM 0X0001:
                     GL = RL;
   } {
       (sm_0x3fff \ll 1): RL = SB[c, s1];
   }{
       (SM_0X0001 << 14): SB[t_y_res_lsb] = GL;
       SM_0X0001: RL = SB[c, s1];
       ~SM_0X0001:
                     RL |= SB[_2x, m1, c_xor_s];
#define ARITH_MUL_U16_7TMP(c, s0, m1, t_y_res_lsb, res_lsb)
       SM_0XFFFF: SB[c] = RL;
       \sim (SM_0X0001 << 15): RL = SB[t_y_res_lsb];
       (SM_0X0001 << 15): RL = SB[s0, m1];
   }{ /* 1 */
       ~(SM_0X0001 << 15): SB[res_lsb] = RL;
       (SM_0X0001 << 15): SB[s0] = RL;
       SM_0XFFFF: RL = SB[c];
```

```
#define ARITH_MUL_U16_ADD_U16_END_MUL_16(c, s0, s1, _2x, res_lsb, res_msb)
   {/* 2 */
       SM_0XFFFF:
                      RL ^= SB[s0];
       SM_0X3333:
                       GGL = RL;
   }{ /* 3 */
       SM_0XFFFF:
                       SB[s1] = RL;
   }{ /* 4 */
       SM_0X1111:
                      SB[_2x] = RL;
       (SM_0X1111<<1): SB[_2x] = GGL;
                        RL = SB[s1] \& GGL;
                                                  /* (CIN & xXORy) */ \
       (SM_0X1111<<2):
                     RL = SB[c,s0];
                                              /* CALC COUTO */ \
       SM_0X3333:
   }{ /* 5 */
       (SM_0X1111<<2):
                          SB[_2x] = RL;
                         RL = SB[s1] \& NRL;
       (SM_0X1111<<3):
                                                  /* (CIN & xXORy) */ \
                        RL |= SB[s1] & NRL;
                                                  /* (CIN & xXORy) */ \
       (SM_0X1111<<1):
                                                  /* CALC COUTO */ \
       (SM_0X1111<<2):
                         RL = SB[c,s0];
   }{ /* 6 */
       (SM_0X1111<<3):
                         SB[_2x] = RL;
                         RL = SB[c,s0];
                                                  /* CALC COUTO */ \
       (SM_0X1111<<3):
                       RL |= SB[s1] & NRL;
       (SM_0X1111<<2):
                                                  /* (CIN & xXORy) */ \
       SM_0X0001: GGL = RL;
   }{ /* 7 */
       (SM_0X1111<<3):
                         RL = SB[s1] & NRL;
                                                   /* (CIN & xXORy) */ \
       (SM_0X0001<<3):
                         GL = RL;
                     RL = SB[_2x];
       SM_0X0001:
   }{ /* 8 */
       (SM_0X000F<<4):
                         RL = SB[2x] \& GL;
       (SM_0X0001 << 7): GL = RL;
                    SB[res_msb] = RL;
       SM_0X0001:
   }{ /* 9 */
       (SM_0X000F<<8): RL |= SB[_2x] & GL;
       (SM_0X0001 << 11):GL = RL;
       SM_0X0001: RL = GGL;
   }{ /* 10 */
       (SM_0X000F << 12):RL |= SB[_2x] & GL;
   }{ /* 11 */
       (SM_0X0001 << 15): SB[res_msb] = RL;
   }{ /* end_mul_16() */
       \sim SM_0X00001: RL = SB[s1] ^{\land} NRL;
                     RL = SB[res_msb];
       SM_0X0001:
       SM_0X0001:
                     GL = RL;
   }{
       \sim (SM_0X0001 << 15): SB[res_msb] = SRL;
       (SM_0X0001 << 15): SB[res_lsb] = GL;
#define ARITH_MUL_U16_T0_INST(res_lsb, res_msb, x, y,
                 c_xor_s,
                 s0, s1, _2x,
                 m0, m1, t_y_res_lsb,
                 С,
                 sm_0x3fff)
       ARITH_MUL_U16_T0_INIT(x, y, s0, s1, _2x, m0, m1, res, t_y_res_lsb)
   }{ ARITH_MUL_U16_3T02_7TMP_1(c, s0, s1, _2x, m0, m1,
```

```
c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_2(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_3(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_4(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_5(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_6(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_8(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_9(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_10(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_11(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_12(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_13(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{ ARITH_MUL_U16_3T02_7TMP_14(c, s0, s1, _2x, m0, m1,
                     c_xor_s, t_y_res_lsb, iter_msk, sm_0x3fff)
   }{
       ARITH_MUL_U16_7TMP(c, s0, m1, t_y_res_lsb, res_lsb)
       ARITH_MUL_U16_ADD_U16_END_MUL_16(c, s0, s1, _2x, res_lsb, res_msb)
// *INDENT-ON*
#endif /* ARITH_INST_APL_H */
```