Figure 1a shows a standard CMOS inverter. However, during manufacturing, the circuit was contaminated with a particle and the gate of the PMOS transistor got shorted to GND. The contaminated inverter circuit could be modeled as shown in Figure 1b.



Figure 1: CMOS Inverter.

(Note: L indicates drawn channel length).

1A Find  $V_{OH}$ ,  $V_{OL}$ , and  $V_{M}$  for the inverters in Figures 1a and 1b. (Don't assume that  $V_{M} = V_{DD}/2$ , do some hand calculation)

A

Assume typical value for low output voltage and high output voltage of CMOS Inverter and given that VCC = VDD = 1V

given that VCC = VDD = 1V
$$V_{OH} = 1V : V_{OH} = V_{CC} \rightarrow V_{OL} = 0$$

$$V_{OL} = 0V$$
Find  $V_{M}$ , assume transistors are saturated.
$$V_{OS} = \frac{1}{2} K_{M} \left( \frac{W}{L} \right)_{N} V_{GS} - V_{TH} V_{M}^{2} \left( 1 + 2 V_{DS} \right)_{N}$$

$$(0.5)(140)(5.64)(V_M-.17)^2(1+.75V_M)$$

394.8 
$$\left[V_{M}^{2} - .34V_{M} + .0289\right] \left[1+.75V_{M}\right]$$
  
394.8  $\left[V_{M}^{2} - .34V_{M} + .0289 + .75V_{M}^{3} - .255V_{m}^{2} + .021675V_{M}\right]$   
394.8  $\left[...75V_{M}^{3} + .745V_{M}^{2} - .3183V_{M} + .0289\right]$ 

$$Idp = \frac{1}{2} k_{p} \left( \frac{v_{p}}{L_{p}} \right) \left( v_{GS} - v_{TH} \right)_{p}^{2} \left( 1 + 2 v_{DS} \right)_{p}$$

$$= (0.5) \left( 100 \right) (2.82) \left( 1 - v_{M} - .2 \right)^{2} \left( 1 + .62 \left( 1 - v_{M} \right) \right)$$

$$|41 \left[ .8 - V_M \right]^2 \left[ 1.62 - .62V_M \right]$$

.5\*140\*5.64 = 394.8 , .5\*100\*2.82 = 141



18

Let input Valage be VoH = IV, then assume Vol & VDSAT -> NMOS is in Linear region while PMOS is somewated.

assume 
$$V_{OL} \subset V_{DSAT} \Rightarrow NMOS$$
 is in Linear region while PMOS is surfaced.

Mr.: min  $(V_{gE}, V_{DS}, V_{DSAT}) = Min (V_{M} - V_{T}, V_{M}, 0.3)$ 
 $= Min (V_{M} - 17, V_{M}, 0.3)$ 

Mp: min  $(V_{GS}, V_{DS}, V_{DSAT}) = Min (V_{M} - V_{T}, V_{M}, 0.3)$ 
 $= Min (V_{M} - 17, V_{M}, 0.3)$ 

Mp: min  $(V_{GS}, V_{DS}, V_{DSAT}) = Min (V_{M} - V_{T}, V_{M}, 0.4)$ 
 $= Min (V_{M} - 2, V_{M}, V_{M}) = Min (V_{M} - V_{M}, V_{M}, 0.4)$ 

NMOS OFF during  $V_{OL} \Rightarrow V_{OH} = V_{M} = V_{M}, V_{M}, V_{M}, 0.4$ 
 $V_{M} = V_{M} = V_{M} = V_{M} = V_{M} = V_{M}, V_{M} = V_{M}$ 
 $V_{M} = V_{M} = V_{M} = V_{M} = V_{M}$ 
 $V_{M} = V_{M} = V_{M} = V_{M} = V_{M}$ 
 $V_{M} = V_{M} = V_{$ 

For the below curve I had to scale the left side as millivolts to get the graph values to show correctly in Excel





VTC Curves: The Maximum Low Output Voltage of the inverter is actually not zero in our PMOS shorted to ground circuit. We also see a right shift due to this transistor shorting to ground compared with our CMOS Inverter, so the drop in output voltage occurs at higher input voltages. This may indicate that the PMOS never fully shut off as we would expect both NMOS and PMOS to change states throughout the graph, but the output voltage never went completely to 0.

Robustness: The PMOS shorted figure is considered less robust. Consider  $NM_L$ such that  $V_{IL}$  -

 $V_{OL}$  can be analyzed from either line curve such that  $NM_L <$  $NM_H$  proving this analyis of robustness.

Regeneration: Both curves appear to closely represent the graphs we studied in class in both shape and a nice steepness where we would expect slopes to approximate to -1. However, it is clear upon analysis that the CMOS inverter does have a steeper dropoff for the undefined region where we expect the MOSFETs to start switching . Because of the larger gain for the first curve, there is faster regeneration there.

$$\widehat{D} T_{DSAT} = K' \left( \frac{1}{L} \right) \left( \left( V_{DD} - V_{TH} \right) V_{DSAT} - \frac{V_{DSAT}^{2}}{2} \right)$$

$$\widehat{D} R_{ON- \widetilde{Approx}} = \frac{3}{4} \frac{V_{DD}}{T_{DSAT}} \left( 1 - \frac{5}{6} 2 V_{DD} \right)$$

| Ron<br>VDD | Idsat (uA) | Analytical Model (Req) | Simulation |
|------------|------------|------------------------|------------|
| .4         | 7.6        | 29.1                   | 27.8       |
| .6         | 26.29      | 10.3                   | 9          |
| .8         | 44.9       | 6.2                    | 6.5        |
|            |            |                        |            |

| *************************************** | .6 | 26.29 | 10.3    |  |
|-----------------------------------------|----|-------|---------|--|
| 0000000                                 | .8 | 44.9  | 6.2 6.5 |  |
|                                         | 1  | 63.6  | 3.9 5   |  |

Lambda is held as a constant in these calculations but often this value can change along with changes in Vgs . So a better depiction of the results could be obtained from looking at different values of Vgs since Vgs is linked to the Vcc or Vdd that is typically fed into the inverter. It is likely that if we used the adjusted lambda values for each Vgs corresponding to it, then we may get more accurate values to Ron simulated.

We also note that the values for Vdd and possibly Vgs of 0.8 and 1 have a smaller percent error from the expected simulation values. Therefore, there is likely an error that arises from using our calculations for lower values of Vdd and Vgs with our formulas. It is likely that Vdsat is not necessarily in the saturation region this early and is giving slightly off results. This would justify why our later values in analytical model are closer to simulation values.

31

3a

Vil .3

Vih .6

Vol .2

Voh .9

NMI .1

NMh .3

3b\_

(i) 
$$E_{H(i)} = C_L \left[ i v_{DD} - \frac{1}{2} i^2 \right] = 100 \left( 1 - \frac{1}{2} \right) = 50 f J$$

(ii) 
$$E_{H(ii)} = e_L \left[\frac{1}{2} \cdot 1^2 - \frac{1}{2} \cdot (0.3)^2\right] = 50(1 - 0.09) = 45.5 fJ$$

| i   | 50 fJ   |
|-----|---------|
| ii  | 45.5 fJ |
| iii | 24.5 fJ |