# **B-Suffix Series CMOS Gates**

MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

The B Series logic gates are constructed with P and N channel enhancement mode devices in a single monolithic structure (Complementary MOS). Their primary use is where low power dissipation and/or high noise immunity is desired.

- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- All Outputs Buffered
- Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range.
- Double Diode Protection on All Inputs Except: Triple Diode Protection on MC14011B and MC14081B
- Pin-for-Pin Replacements for Corresponding CD4000 Series B Suffix Devices

### MAXIMUM RATINGS (Voltages Referenced to VSS) (Note 1)

| Symbol                             | Parameter                                            | Value                         | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage Range                              | -0.5 to +18.0                 | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage Range (DC or Transient)      | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current<br>(DC or Transient) per Pin | ±10                           | mA   |
| PD                                 | Power Dissipation,<br>per Package (Note 2)           | 500                           | mW   |
| T <sub>A</sub>                     | Ambient Temperature Range                            | -55 to +125                   | °C   |
| T <sub>stg</sub>                   | Storage Temperature Range                            | -65 to +150                   | °C   |
| TL                                 | Lead Temperature<br>(8–Second Soldering)             | 260                           | °C   |

- Maximum Ratings are those values beyond which damage to the device may occur.
- 2. Temperature Derating:

Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range  $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open.



# ON Semiconductor®

http://onsemi.com



PDIP-14 P SUFFIX CASE 646



**MARKING** 

**DIAGRAMS** 



SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G





SOEIAJ-14 F SUFFIX CASE 965



xx = Specific Device Code A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

### **DEVICE INFORMATION**

| Device   | Description              |  |  |  |
|----------|--------------------------|--|--|--|
| MC14001B | Quad 2-Input NOR Gate    |  |  |  |
| MC14011B | Quad 2-Input NAND Gate   |  |  |  |
| MC14023B | Triple 3-Input NAND Gate |  |  |  |
| MC14025B | Triple 3-Input NOR Gate  |  |  |  |
| MC14071B | Quad 2-Input OR Gate     |  |  |  |
| MC14073B | Triple 3-Input AND Gate  |  |  |  |
| MC14081B | Quad 2-Input AND Gate    |  |  |  |
| MC14082B | Dual 4-Input AND Gate    |  |  |  |

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 19 of this data sheet.

### LOGIC DIAGRAMS



### **PIN ASSIGNMENTS**



# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                 | V <sub>DD</sub>        | - 55                              | 5°C                  |                                   | 25°C                                                 |                      | 125                               | i°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|------------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                    |           | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Тур (3)                                              | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                          | "0" Level | VOL             | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0<br>0<br>0                                          | 0.05<br>0.05<br>0.05 | _<br>_<br>_                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                                            | "1" Level | VOH             | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                      | _<br>_<br>_          | 4.95<br>9.95<br>14.95             | _<br>_<br>_          | Vdc  |
| Input Voltage<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc)                     | "0" Level | VIL             | 5.0<br>10<br>15        | _<br>_<br>_                       | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                                 | 1.5<br>3.0<br>4.0    |                                   | 1.5<br>3.0<br>4.0    | Vdc  |
| (V <sub>O</sub> = 0.5 or 4.5 Vdc)<br>(V <sub>O</sub> = 1.0 or 9.0 Vdc)<br>(V <sub>O</sub> = 1.5 or 13.5 Vdc)                                      | "1" Level | VIH             | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  | _<br>_<br>_          | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                                 | _<br>_<br>_          | 3.5<br>7.0<br>11                  | _<br>_<br>_          | Vdc  |
| Output Drive Current<br>(V <sub>OH</sub> = 2.5 Vdc)<br>(V <sub>OH</sub> = 4.6 Vdc)<br>(V <sub>OH</sub> = 9.5 Vdc)<br>(V <sub>OH</sub> = 13.5 Vdc) | Source    | ІОН             | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 |                      | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8                   | _<br>_<br>_<br>_     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | _<br>_<br>_<br>_     | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                                      | Sink      | lOL             | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                                  |                      | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                     |           | l <sub>in</sub> | 15                     | _                                 | ± 0.1                | _                                 | ±0.00001                                             | ± 0.1                | _                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub> | _                      | _                                 | _                    | _                                 | 5.0                                                  | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub> | 5.0<br>10<br>15        | _<br>_<br>_                       | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 0.0005<br>0.0010<br>0.0015                           | 0.25<br>0.5<br>1.0   | _<br>_<br>_                       | 7.5<br>15<br>30      | μAdc |
| Total Supply Current (4) (5)<br>(Dynamic plus Quiesco<br>Per Gate, C <sub>L</sub> = 50 pF)                                                        | ent,      | lΤ              | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (0.$                     | -<br>3 μΑ/kHz) f +<br>6 μΑ/kHz) f +<br>9 μΑ/kHz) f + | + I <sub>DD</sub> /N | •                                 | •                    | μAdc |

<sup>3.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.
4. The formulas given are for the typical characteristics only at 25°C.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where: IT is in  $\mu A$  (per package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency, and k = 0.001 x the number of exercised gates per package.

<sup>5.</sup> To calculate total supply current at loads other than 50 pF:

## **B-SERIES GATE SWITCHING TIMES**

# SWITCHING CHARACTERISTICS (6) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic                                                    | Symbol           | V <sub>DD</sub><br>Vdc | Min | Typ (7) | Max | Unit |
|-------------------------------------------------------------------|------------------|------------------------|-----|---------|-----|------|
| Output Rise Time, All B-Series Gates                              | <sup>t</sup> TLH |                        |     |         |     | ns   |
| $t_{TLH} = (1.35 \text{ ns/pF}) C_L + 33 \text{ ns}$              |                  | 5.0                    | _   | 100     | 200 |      |
| $t_{TLH} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$              |                  | 10                     | _   | 50      | 100 |      |
| $t_{TLH} = (0.40 \text{ ns/PF}) C_L + 20 \text{ ns}$              |                  | 15                     | _   | 40      | 80  |      |
| Output Fall Time, All B-Series Gates                              | t <sub>THL</sub> |                        |     |         |     | ns   |
| $t_{THL} = (1.35 \text{ ns/pF}) C_L + 33 \text{ ns}$              |                  | 5.0                    | _   | 100     | 200 |      |
| $t_{THL} = (0.60 \text{ ns/pF}) C_L + 20 \text{ ns}$              |                  | 10                     | _   | 50      | 100 |      |
| $t_{THL} = (0.40 \text{ ns/pF}) C_L + 20 \text{ ns}$              |                  | 15                     | _   | 40      | 80  |      |
| Propagation Delay Time                                            | tPLH, tPHL       |                        |     |         |     | ns   |
| MC14001B, MC14011B only                                           |                  |                        |     |         |     |      |
| $t_{PLH}$ , $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 80 \text{ ns}$  |                  | 5.0                    | _   | 125     | 250 |      |
| $t_{PLH}$ , $t_{PHL} = (0.36 \text{ ns/pF}) C_L + 32 \text{ ns}$  |                  | 10                     | _   | 50      | 100 |      |
| $t_{PLH}$ , $t_{PHL} = (0.26 \text{ ns/pF}) C_L + 27 \text{ ns}$  |                  | 15                     | _   | 40      | 80  |      |
| All Other 2, 3, and 4 Input Gates                                 |                  |                        |     |         |     |      |
| $t_{PLH}$ , $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 115 \text{ ns}$ |                  | 5.0                    | _   | 160     | 300 |      |
| $t_{PLH}$ , $t_{PHL} = (0.36 \text{ ns/pF}) C_L + 47 \text{ ns}$  |                  | 10                     | _   | 65      | 130 |      |
| $t_{PLH}$ , $t_{PHL} = (0.26 \text{ ns/pF}) C_L + 37 \text{ ns}$  |                  | 15                     | _   | 50      | 100 |      |
| 8-Input Gates (MC14068B, MC14078B)                                |                  |                        |     |         |     |      |
| $t_{PLH}$ , $t_{PHL} = (0.90 \text{ ns/pF}) C_L + 155 \text{ ns}$ |                  | 5.0                    | _   | 200     | 350 |      |
| $t_{PLH}$ , $t_{PHL} = (0.36 \text{ ns/pF}) C_L + 62 \text{ ns}$  |                  | 10                     | _   | 80      | 150 |      |
| $t_{PLH}$ , $t_{PHL} = (0.26 \text{ ns/pF}) C_L + 47 \text{ ns}$  |                  | 15                     | _   | 60      | 110 |      |

<sup>6.</sup> The formulas given are for the typical characteristics only at 25°C.

<sup>7.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



 $<sup>^{\</sup>star}\text{All}$  unused inputs of AND, NAND gates must be connected to VDD. All unused inputs of OR, NOR gates must be connected to VSS.



Figure 1. Switching Time Test Circuit and Waveforms

# CIRCUIT SCHEMATIC NOR, OR GATES



# CIRCUIT SCHEMATIC NAND, AND GATES



### **TYPICAL B-SERIES GATE CHARACTERISTICS**



# Figure 2. $V_{GS} = 5.0 \text{ Vdc}$



Figure 4. V<sub>GS</sub> = 10 Vdc



Figure 6. VGS = 15 Vdc

# - 10 - 9.0 - 8.0 - 7.0 - 7.0 - 4.0 - 4.0 - 4.0 - 4.0 - 4.0 - 3.0 - 2.0 - 1.0 - 1.0

- 2.0

P-CHANNEL DRAIN CURRENT (SOURCE)

V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (Vdc) Figure 3. V<sub>GS</sub> = - 5.0 Vdc

- 3.0

- 5.0



Figure 5.  $V_{GS} = -10 \text{ Vdc}$ 



Figure 7.  $V_{GS} = -15 \text{ Vdc}$ 

These typical curves are not guarantees, but are design aids. Caution: The maximum rating for output current is 10 mA per pin.

## TYPICAL B-SERIES GATE CHARACTERISTICS (cont'd)

#### **VOLTAGE TRANSFER CHARACTERISTICS**



Figure 8.  $V_{DD} = 5.0 \text{ Vdc}$ 



Figure 9.  $V_{DD} = 10 \text{ Vdc}$ 



Figure 10. V<sub>DD</sub> = 15 Vdc

## DC NOISE MARGIN

The DC noise margin is defined as the input voltage range from an ideal "1" or "0" input level which does not produce output state change(s). The typical and guaranteed limit values of the input values V<sub>IL</sub> and V<sub>IH</sub> for the output(s) to be at a fixed voltage V<sub>O</sub> are given in the Electrical Characteristics table. V<sub>IL</sub> and V<sub>IH</sub> are presented graphically in Figure 11.

Guaranteed minimum noise margins for both the "1" and "0" levels =

1.0 V with a 5.0 V supply 2.0 V with a 10.0 V supply

2.5 V with a 15.0 V supply



(a) Inverting Function



(b) Non-Inverting Function

Figure 11. DC Noise Immunity

## **ORDERING & SHIPPING INFORMATION:**

| Device       | Package  | Shipping                 |  |  |  |
|--------------|----------|--------------------------|--|--|--|
| MC14001BCP   | PDIP-14  | 2000 Units per Box       |  |  |  |
| MC14001BD    | SOIC-14  | 2750 Units per Box       |  |  |  |
| MC14001BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |  |
| MC14001BDT   | TSSOP-14 | 96 Units per Rail        |  |  |  |
| MC14001BDTR2 | TSSOP-14 | 2500 Units / Tape & Reel |  |  |  |
|              |          |                          |  |  |  |
| MC14011BCP   | PDIP-14  | 2000 Units per Box       |  |  |  |
| MC14011BD    | SOIC-14  | 2750 Units per Box       |  |  |  |
| MC14011BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |  |
| MC14011BDT   | TSSOP-14 | 96 Units per Rail        |  |  |  |
| MC14011BDTEL | TSSOP-14 | 2000 Units / Tape & Reel |  |  |  |
| MC14011BDTR2 | TSSOP-14 | 2500 Units / Tape & Reel |  |  |  |
|              |          |                          |  |  |  |
| MC14023BCP   | PDIP-14  | 2000 Units per Box       |  |  |  |
| MC14023BD    | SOIC-14  | 2750 Units per Box       |  |  |  |
| MC14023BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |  |
|              |          |                          |  |  |  |
| MC14025BCP   | PDIP-14  | 2000 Units per Box       |  |  |  |
| MC14025BD    | SOIC-14  | 2750 Units per Box       |  |  |  |
| MC14025BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |  |

## **ORDERING & SHIPPING INFORMATION:**

| Device       | Package  | Shipping                 |  |  |
|--------------|----------|--------------------------|--|--|
| MC14071BCP   | PDIP-14  | 2000 Units per Box       |  |  |
| MC14071BD    | SOIC-14  | 55 Units per Rail        |  |  |
| MC14071BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |
| MC14071BDT   | TSSOP-14 | 96 Units per Rail        |  |  |
| MC14071BDTR2 | TSSOP-14 | 2500 Units / Tape & Reel |  |  |
|              |          |                          |  |  |
| MC14073BCP   | PDIP-14  | 2000 Units per Box       |  |  |
| MC14073BD    | SOIC-14  | 55 Units per Rail        |  |  |
| MC14073BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |
|              |          |                          |  |  |
| MC14081BCP   | PDIP-14  | 2000 Units per Box       |  |  |
| MC14081BD    | SOIC-14  | 55 Units per Rail        |  |  |
| MC14081BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |
| MC14081BDT   | TSSOP-14 | 96 Units per Rail        |  |  |
| MC14081BDTR2 | TSSOP-14 | 2500 Units / Tape & Reel |  |  |
|              |          |                          |  |  |
| MC14082BCP   | PDIP-14  | 2000 Units per Box       |  |  |
| MC14082BD    | SOIC-14  | 55 Units per Rail        |  |  |
| MC14082BDR2  | SOIC-14  | 2500 Units / Tape & Reel |  |  |

For ordering information on the EIAJ version of the SOIC packages, please contact your local ON Semiconductor representative.