

#### **General Description**

The MM74C945 and MM74C947 are synchronous 4 digit up/down counters with latches, 7-segment decoders, and all segment and backplane driver, and oscillator circuitry necessary to directly drive LCD displays.

Maxim's MM74C945 has a select input which allows the counter contents or the latch contents to be displayed, and a blanking input which allows the display to be blanked.

The MM74C947 only displays the latch contents, but provides leading zero blanking. The leading zero blanking input allows the user to force leading zeros to be displayed, and the leading zero output allows cascaded counters to blank leading zeroes properly.

Both devices provide 28 segment outputs and a backplane input/output. When the oscillator pin is open, the device generates its own display waveform timing. When the oscillator pin is grounded, the backplane pin becomes an input.

The MM74C945 and MM74C947 are available in a 44 lead plastic chip carrier package in addition to the standard 40 lead plastic DIP.

#### **Applications**

**Unit Counter** Frequency Counter Tachometer

Hour Meter Totalizer

#### Typical Operating Circuit



#### Features

- 4 Decade Synchronous Up/Down Counter
- All Circuitry for Segments and Backplane of 4-Digit LCD
- Carry/Borrow Output Allows Ripple or Synchronous Cascading
- **Schmitt Trigger Count Input**
- Store and Reset Inputs Allow Operation as Frequency or Period Counter
- MM74C945 Provides Input to Select Display of Counter or Latch
- MM74C947 Provides Leading Zero Blanking Input and Output. Least Significant Digit May be Blanked.

#### **Ordering Information**

| PART        | TEMP. RANGE    | PACKAGE                      |
|-------------|----------------|------------------------------|
| MM74C945N   | -40°C to +85°C | 40 Lead Plastic DIP          |
| MM74C945CQH | 0°C to +70°C   | 44 Lead Plastic Chip Carrier |
| MM74C945C/D | 0°C to +70°C   | Dice                         |
| MM74C947N   | -40°C to +85°C | 40 Lead Plastic DIP          |
| MM74C947CQH | 0°C to +70°C   | 44 Lead Plastic Chip Carrier |
| MM74C947C/D | 0°C to +70°C   | Dice                         |

#### Pin Configuration



#### **ABSOLUTE MAXIMUM RATINGS**

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

Min/max limits apply across temperature range , unless otherwise noted.

| PARAMETER                                                            | CONDITIONS                                                            | MIN                   | TYP   | MAX                  | UNITS            |
|----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-------|----------------------|------------------|
| CMOS TO CMOS                                                         |                                                                       | •                     |       |                      |                  |
| V <sub>T+</sub> Positive Going Threshold<br>Voltage (Clock Only)     | V <sub>CC</sub> = 5V, V <sub>IN</sub> (0 → 5) V                       | 2.5                   | 2.9   | 3.25                 | V                |
| V <sub>T-</sub> Negative Going Threshold<br>Voltage (Clock Only)     | V <sub>CC</sub> = 5V, V <sub>IN</sub> (5 → 0) V                       | 1.5                   | 2.2   | 2.4                  | ٧                |
| Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> )<br>(Clock Only)      | V <sub>CC</sub> = 5V                                                  | 0.1                   | 0.7   | 1.75                 | V                |
| Logical "1" Input Voltage (V <sub>IN (1)</sub> )                     | V <sub>CC</sub> = 5V                                                  | 3.5                   |       |                      | ٧                |
| Logical "0" Input Voltage (V <sub>IN (0)</sub> )                     | V <sub>CC</sub> = 5V                                                  |                       |       | 1.5                  | ٧                |
| Logical "1" Output Voltage<br>(V <sub>OUT (1)</sub> )(LZO and Carry) | $V_{CC} = 5V$ , $I_{O} = -10 \mu A$                                   | 4.5                   | •     |                      | V                |
| Logical "0" Output Voltage (V <sub>OUT (0)</sub> )(LZO and Carry)    | $V_{CC} = 5V, I_{O} = +10 \mu A$                                      |                       |       | 0.5                  | V                |
| Clock Input Current IIIN                                             | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 5V/0V                         |                       | 0.005 | 1.0                  | μΑ               |
| Input Current @ Pins 27, 29, 31, 33, and 34 (Note 1)                 | $V_{CC} = 5V, V_{IN} = 0V$<br>$V_{IN} = 5V$                           |                       |       | ±1.0<br>±1.0         | μΑ<br>μ <b>Α</b> |
| Oscillator Input Current (I <sub>OSL</sub> )                         | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 0V/5V                         |                       | ±5    | ±15.0                | μΑ               |
| Supply Current (I <sub>CC</sub> )(Note 2)                            | V <sub>CC</sub> = 5V, V <sub>IN</sub> = 0V/5V                         |                       | 10    | 60                   | μΑ               |
| Oscillator Input Voltage VIH (OSC) VIL (OSC)                         | When Driving Oscillator<br>Pin with External Signal                   | 0.2 V <sub>CC</sub>   |       | V <sub>CC</sub> -0.2 | V<br>V           |
| DC Offset Voltage (Note 3)                                           | V <sub>CC</sub> = 5V                                                  |                       |       | 25                   | m∨               |
| CMOS/LPTTL INTERFACE                                                 |                                                                       |                       |       |                      |                  |
| Logical "1" Input Voltage (V <sub>IN (1)</sub> )                     | V <sub>CC</sub> = 4.75V                                               | V <sub>CC</sub> -1.5V |       |                      | V                |
| Logical "0" Input Voltage (V <sub>IN (0)</sub> )                     | V <sub>CC</sub> = 4.75V                                               |                       |       | 0.8                  | V                |
| Logical "1" Output Voltage (V <sub>OUT (1)</sub> )(LZO and Carry)    | V <sub>CC</sub> = 4.75V, I <sub>O</sub> = -360 μA                     | 2.4                   |       |                      | V                |
| Logical "0" Output Voltage (V <sub>OUT (0)</sub> )(LZO and Carry)    | V <sub>CC</sub> = 4.75V, I <sub>O</sub> = +360 μA                     |                       |       | 0.4                  | v                |
| OUTPUT DRIVE (SHORT CIRCUIT O                                        | CURRENT)                                                              |                       |       |                      |                  |
| Output Source Current (I <sub>SOURCE</sub> )(LZO and Carry)          | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 0V<br>T <sub>A</sub> = 25°C  | 1.75                  | 2.7   |                      | mA               |
| Output Sink Current (I <sub>SINK</sub> )(LZO and Carry)              | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 5V<br>T <sub>A</sub> = 25°C  | 1.75                  | 3.2   |                      | mA               |
| Output Source Current (I <sub>SOURCE</sub> )(Segment Outputs)        | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 0V<br>T <sub>A</sub> = 25°C  | . 1.4                 | 2.0   |                      | mA               |
| Output Sink Current (I <sub>SINK</sub> )(Segment Output)             | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 5V<br>T <sub>A</sub> = 25° C | 1.4                   | 2.2   |                      | mA               |
| Output Source Current (I <sub>SOURCE</sub> )(Backplane Output)       | V <sub>CC</sub> = 5V, V <sub>OUT</sub> = 0V<br>T <sub>A</sub> = 25°C  | 12.6                  | 15.0  |                      | mA               |
| Output Sink Current (I <sub>SINK</sub> )(Backplane Output)           |                                                                       |                       | 20.0  |                      | mA               |

Note 1: Does not apply to backplane and oscillator pins. Does apply to pin 30 on MM74C945.

Note 2: Display blanked. See Test Circuit.

Note 3: Display blanked. See Test Circuit.

DC offset voltage is the effective DC voltage the LCD will have between any segment and the backplane.

#### **AC ELECTRICAL CHARACTERISTICS**

 $T_i = 25$ °C,  $C_L = 50$  pF, unless otherwise specified.

| PARAMETER                         | SYMBOL                              | CONDITIONS                                 | MIN | TYP | MAX      | UNITS |
|-----------------------------------|-------------------------------------|--------------------------------------------|-----|-----|----------|-------|
| Propagation Delay Clock to Carry  | t <sub>pd0</sub> , t <sub>pd1</sub> | V <sub>CC</sub> = 5.0V (Note 2)            |     | 600 | 800      | ns    |
| Maximum Clock Frequency           | f <sub>CLK</sub>                    | V <sub>CC</sub> = 5.0V                     | 2   | 3   |          | MHz   |
| Clock Input Rise/Fall Time        | t, t                                | V <sub>CC</sub> = 5.0V                     |     |     | No Limit |       |
| Reset Pulse Width                 | t <sub>WR</sub>                     | V <sub>CC</sub> = 5.0V                     | 180 | 50  |          | ns    |
| Store Pulse Width                 | t <sub>ws</sub>                     | V <sub>CC</sub> = 5.0V                     | 150 | 50  |          | ns    |
| Clock to Store Set-Up Time        | t <sub>SU(CK, S)</sub>              | V <sub>CC</sub> = 5.0V                     | 500 | 120 |          | ns    |
| Store to Reset Wait Time          | t <sub>SR</sub>                     | V <sub>CC</sub> = 5.0V                     | 280 | 170 |          | ns    |
| Enable to Clock Set-Up Time       | t <sub>SU(E, CK)</sub>              | V <sub>CC</sub> = 5.0V (Note 3)            | 600 | 400 |          | ns    |
| Reset Removal                     | t <sub>RR</sub>                     | V <sub>CC</sub> = 5.0V                     | 50  | 0   |          | ns    |
| Up/Down to Clock Set-Up Time      | t <sub>SU(U/D, CK)</sub>            | V <sub>CC</sub> = 5.0V (Note 4)            | 600 | 400 |          | ns    |
| Backplane Output Frequency        | f <sub>BP</sub>                     | Pin 36 Floating,<br>V <sub>CC</sub> = 5.0V |     | 85  |          | Hz    |
| Input Capacitance                 | CIN                                 | Logic Inputs (Note 1)                      |     | 5   |          | pF    |
| Segment Rise/Fall Time            | t <sub>rfs</sub>                    | C <sub>Load</sub> = 200 pF                 |     | 0.5 |          | μS    |
| Backplane Rise/Fall Time          | t <sub>rfb</sub>                    | C <sub>Load</sub> = 5000 pF                |     | 1.5 |          | μS    |
| Oscillator Frequency              | fosc                                | Pin 36 Floating,<br>V <sub>CC</sub> = 5.0V |     | 11  |          | kHz   |
| Propagation Delay Enable to Carry | t <sub>pd</sub> (E, C)              | V <sub>CC</sub> = 5.0V                     |     | 450 |          | пѕ    |

Does not apply to backplane and oscillator pins. Does apply to pin 30 on MM74C945. National's MM74C945/947 is specified at 600ns maximum. National's MM74C945/947 is specified at 140ns minimum. National's MM74C945/947 is specified at 300ns maximum. Note 2: Note 3: Note 4:

#### **AC Waveforms**



#### **TABLE 1. PIN DESCRIPTIONS**

(Pin numbers correspond to 40 lead DIP package)

| PIN                  | FUNCTION           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|----------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                    | Vcc                | Positive power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 2-4<br>6-26<br>37-40 | Segment<br>Outputs | These 28 pins directly drive LCD display segments. Segments A1-G1 drive the least significant digit, segments A4-G4 drive the 1000s digit.                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 5                    | BACKPLANE          | The backplane pin is both an input and an output. As an output it drives the LCD backplane with an internally generated backplane signal. The backplane pin is an input when the slave mode is selecte by grounding pin 36, Oscillator.                                                                                                                                                                                                                                                                                                       |  |
| 27                   | UP/DOWN            | This input controls the direction of counting. When high, counter counts up, when low, down.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 28                   | CARRY              | The CARRY output goes high when the ENABLE input is high and the counter is at 9999 counting or at 0000 counting down. When the ENABLE input is low CARRY is low. This output may be used tripple or synchronously cascade counters.                                                                                                                                                                                                                                                                                                          |  |
| 29                   | SELECT             | When high, counter contents displayed. When low, latch contents displayed. MM74C945 only.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 30                   | BLANKING           | When high, entire display is blanked. MM74C945 only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 29                   | LZB IN             | The MM74C947 displays leading zeroes when this pin is grounded. Connecting this pin to V <sub>CC</sub> enables leading zero blanking. The entire display will be blanked if this pin is high, the counter is a 0000, and the oscillator pin is grounded. If the oscillator pin is floating, the least significant digit A1–G1 will not blank. MM74C947 only.                                                                                                                                                                                  |  |
| 30                   | LZB OUT            | This output allows the proper blanking of cascaded counters. The LZB OUT goes high when all digits are blanked. MM74C947 only.                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 31                   | ENABLE             | When this input is low, the counter is inhibited and the CARRY output will be low. When this input is high, the counter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 32                   | CLOCK              | Every negative-going transition at the CLOCK input clocks the counter. This input has a Schmitt trigger to prevent multiple clocking with slow rate-of-fall inputs.                                                                                                                                                                                                                                                                                                                                                                           |  |
| 33                   | RESET              | A low level at this input will reset the counter to 0000. This input is inactive when high.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 34                   | STORE              | When the STORE input is low, the latches are transparent and the counter contents are displayed. When this input is high, the data is latched.                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 35                   | GROUND             | The negative power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 36                   | OSCILLATOR         | When this pin is left floating, the chip oscillator will free-run at approximately 11kHz. Connecting an external capacitor between this pin and either power supply will lower the oscillator frequency as shown in the Typical Characteristics graphs. The oscillator may be overdriven but care must be taken to avoid swinging too close to ground. Grounding this pin puts the chip into the backplane slave mode making pin 5, BACKPLANE, into an input, and on the MM74C947 allowing the least significant digit to leading zero blank. |  |

#### **TABLE 1. TYPICAL LCD DISPLAYS**

| MANUFACTURER   | PART NUMBER       | DIGIT<br>HEIGHT | NUMBER<br>OF DIGITS |
|----------------|-------------------|-----------------|---------------------|
| Epson          | LD-H7924          | 0.350"          | 41/2                |
| (213) 534-0360 | LD-H7916          | 0.500"          | 4                   |
|                | LD-K7994          | 0.700"          | 4                   |
| LXD            | 44D3F-85          | 0.800"          | 41/2                |
| (216) 292-3300 | 44D3F- <b>4</b> 5 | 0.400"          | 4½                  |
| Hamlin         | 3909              | 0.400"          | 41/2                |
| (414) 648-2361 | 3912              | 0.800"          | 41/2                |
| AND            | FE0202W-DU        | 0.500"          | 4                   |
| (415) 347-9916 | FE0206W-DU        | 0.400"          | 41/2                |



Figure 1. Carry Timing

#### **Applications Information**

Display Drive Circuitry Description

The MM74C945 and MM74C947 have 28 segment outputs and a backplane input-output which directly drive a 4-digit seven-segment LCD display. The segment and backplane drivers are designed to provide matched rise and fall times which eliminates any DC component of the display signals maximizing display life.

The backplane driver may be disabled by connecting the oscillator pin to ground. In this mode, the backplane pin becomes an input, and the display waveforms will be synchronized with the signal applied to the pin. Several chips may be ganged in this manner, allowing the use of single-backplane displays with four, eight, twelve, etc. digits where one four-digit counter drives the backplane and the rest are slaved to it.

On the MM74C947, which implements leading zero blanking, the oscillator pin also controls the blanking of the least significant digit; when the oscillator pin is open (backplane master) the least significant digit will not blank, and when the oscillator pin is grounded, the entire display will blank when the latch contents of all four digits are zero and the Leading Zero Blanking input is high. In order to cascade counters and have leading zero blanking operate correctly, the least-significant counter should be the backplane master, with the other counters as slaves.

An on-board oscillator and divider chain generate the backplane and segment timing. The oscillator typically runs at 11kHz resulting in a backplane frequency of 85Hz. The oscillator may be slowed by connecting a capacitor between the oscillator pin and either power supply, or the oscillator pin may be overdriven by an external signal. When overdriving the oscillator, ensure that the input waveform does not swing close to ground to avoid putting the device into backplane slave mode. See VIH(osc) and VIL(osc) specifications.



Figure 2. Test Circuit

Counter Circuitry Description

The MM74C945/7 are synchronous four-decade up/down counters. A high level on the UP/DOWN input causes the counter to count up, while a low level at this input causes the counter to count down. The counter indexes on the negative-going edge of the CLOCK input. The CARRY output will be high for one clock period when the counter is at 9999 in up mode or 0000 in down mode. On the Maxim devices, the CARRY output will not go high if the ENABLE input is low. This ensures that synchronous cascading does not allow the higher-order digits to count incorrectly as can occur with the original manufacturer's device when the low-order counter ENABLE input is low and the counter is at 9999 up or 0000 down. As shown in the applications figures, the CARRY output allows synchronous or ripple cascading.

The RESET and ENABLE inputs are provided to allow these counters to perform frequency and period measurements. The counter is forced to 0000 when RESET is taken low, and the counter (including the CARRY output) is disabled when the ENABLE input is taken low.

The counter outputs are latched. The latches are transparent and the display will follow the counter when the STORE input is low. The latches store the counter outputs when the STORE input is taken high.

On the MM74C945 the SELECT input allows the counter or latch to be selected for display. When the SELECT input is high, the counter contents are displayed, and when low, the latch contents are displayed. The BLANKING input on the MM74C945 blanks the entire display when taken high. The MM74C945 does not implement leading zero blanking.

On the MM74C947 the latch contents are always displayed, but the decoders include leading zero blanking circuitry and two pins to allow cascaded counters to leading zero blank properly. When the LZB IN pin is low, leading zero blanking is inhibited. When the LZB IN is high, the device will blank leading zeros except for the least-significant digit when the oscillator pin is open (backplane master). When the oscillator pin is grounded (backplane slave) the device will blank all digits when in 0000, and the LZB OUT will go high.



Figure 5. Segment Assignment and Display Font

#### **Typical Applications**



#### Pin Configuration

#### Chip Topography



#### \*Note:

| PIN# | MM74C945<br>FUNCTION | MM74C947<br>FUNCTION |  |
|------|----------------------|----------------------|--|
| 32   | Select               | LZB IN               |  |
| 33   | Blanking             | LZB OUT              |  |



| PIN# | MM74C945<br>FUNCTION | MM74C947<br>FUNCTION |
|------|----------------------|----------------------|
| 29   | Select               | LZB IN               |
| 30   | Blanking             | LZB OUT              |





# **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Maxim Integrated:

MM74C945C/D MM74C945N