# Lab Member

Table Number: 7

Section: 2 (Wednesday)

| Name                 | Student Number |
|----------------------|----------------|
| Worralop Srichainont | 6632200221     |
| Putawan Sratongtuan  | 6632170021     |
| Pon Kittinaraporn    | 6630237121     |
| Siwat Sonkadam       | 6632219221     |

## **Objectives**

- 1. To understand ROM and RAM.
- 2. To learn how to generate and instantiate ROM and RAM with values.
- 3. To get familiar with the IP Catalog.

## **Read-Only Memory (ROM)**

Read-Only Memory (ROM) is non-volatile memory used to store fixed data, such as firmware, look-up tables, or initialization code, that remains intact even when the power is off. ROM is ideal for applications where data does not need to be modified frequently, ensuring reliability and consistency. It works by storing preloaded data in memory cells, which can be read but not altered during normal operation. In FPGA designs, ROM is efficiently implemented using embedded memory blocks, reducing resource usage compared to using registers or flip-flops.



Figure 1: Read-Only Memory (ROM)

## Random Access Memory (RAM)

Random Access Memory (RAM) is a volatile memory used for temporary data storage, allowing both read and write operations. Like ROM, RAM could be implemented using registers, but this approach is resource-intensive and inefficient. To address this, FPGAs include dedicated memory blocks, such as BlockRAM in Xilinx or Memory Blocks in Altera, providing an efficient and cost-effective way to implement RAM within FPGA designs.



Figure 2: Random Access Memory (RAM)

### **Block RAM**

Block RAM (BRAM) is a dedicated memory resource in FPGAs, optimized for efficient memory implementation without using general-purpose logic like CLBs. BRAM sizes range from 10-20 Kbits, with FPGAs containing dozens to thousands of them. In Xilinx, BRAMs can be inferred automatically during synthesis if the HDL code follows specific patterns.



Figure 3: Block RAM

# **IP Catalog**

The Xilinx IP Catalog is a feature in Vivado that provides a library of pre-made building blocks, called IP cores, that you can use in your designs. These IP cores save time by letting you use tested and ready-to-use components instead of designing everything from scratch. It's like a toolbox where you can pick and configure parts for your project, such as memory controllers, arithmetic blocks, or communication interfaces.

### Lab Exercise 1

In this exercise, you will implement a BCD converter that reads inputs from 6 binary switches and uses read-only memory (ROM) for converting 6-bit binary to 2-digit BCD for displaying on a seven-segment display.



Figure 4: Overview Idea of System



**Figure 5: System Overview** 

Figure 5 illustrates the system overview to be implemented in this lab exercise. The system consists of 3 modules, each with a specific role as described below:

- 1. **BinaryToDecimal**: This is the top-level module responsible for integrating and connecting ROM and SevenSegmentDisplay.
- 2. **ROMUnit**: The read-only memory which stores 2-digit BCD.
- 3. **SevenSegmentDisplay**: Displays the value on the 7-segment display. This module is already implemented.

### Part 1: ROM Module

Our read-only memory (ROM) stores 2-digit BCD for each 6-bit binary. Therefore, we must define our ROM as a lookup table in which the address represents 6-bit binary and the output data represents 2-digit BCD.

- The data represents 2-digit BCD, which each digit uses 4 bits. Therefore, the data must be 8 bits.
- For the address, the 6-bit binary number requires  $2^6 = 64$  addressable locations (0 to 63).

| Address | Decimal Equivalent | BCD Output |
|---------|--------------------|------------|
| 000000  | 0                  | 0000 0000  |
| 000001  | 1                  | 0000 0001  |
| 000010  | 2                  | 0000 0010  |
|         |                    |            |
| 111110  | 62                 | 0110 0010  |
| 111111  | 63                 | 0110 0011  |

For our **ROMUnit** module, the module has the following ports:

### • Inputs:

o Reset: Reset signal.

o Clk: Clock signal for synchronization.

• Address: 6-bit address for looking up in the lookup table.

## • Output:

o DataOut: 8-bit BCD output data.

#### Instruction

- 1. Create a new project and import all the necessary files from the following source: <a href="https://github.com/2110363-HW-SYN-LAB/lab/tree/main/Lab4">https://github.com/2110363-HW-SYN-LAB/lab/tree/main/Lab4</a>
- 2. Create a ROM module for storing our BCD data. Choose one of the following methods to create ROM module:

#### Method 1: Writing your own ROM module

- Create your memory file (.mem file) which will contain data stored in each address. For example, line 1 of the file represents data stored at address 0.

Hint: You can read how a .mem file looks like in Lab 4 Guide at "How to initialize ROM value" section (path 1).

- Modify the provided ROMUnit module to initialize the memory and make it work as described above.

Hint: You can initialize memory by using \$readmemb(...) or \$readmemh(...) functions.

```
// Initialize memory using binary data
$readmemb("<bin_memory_file_name>", memory_array)

// OR

// Initialize memory using hexadecimal data
$readmemh("<hex_memory_file_name>", memory_array)
```

You can read how to create and initialize memory in Lab 4 Guide at "How to initialize ROM value" section (path 1).

## Method 2: Generating ROM module using IP Catalog

In case you are lazy at writing modules from scratch, you can generate the modules using IP Catalog. Generate the ROM module using IP Catalog by selecting "**Block Memory Generator**" in IP Catalog

- Make sure that you select the right memory type (Single Port ROM).
- Adjust **port width** (length of each data), **port height** (total number of addressable location), and **enabled port type** correctly in **Port**

### A Options.

- Adjust the reset signal behavior in **Port A Output Reset Options** in **Port A Options**.
- Initialize the memory in **Memory Initialization** tab in **Other Options**.

Hint: You can read how to generate ROM and initialize memory (.coe file) using IP Catalog in Lab 4 Guide at "How to initialize ROM value" section (path 2).

### Submit the evidence of your ROM module.

- If you write your own ROM module (method 1), paste ROMUnit module code here.
- If you generate ROM module using IP Catalog (method 2), capture the screenshot of IP Symbol of your module in Block Memory Generator.





In case you are writing your own ROM module (method 1), run the testbench to verify your ROMUnit module using either Xilinx or CocoTB and capture your testbench result and waveform. (You can skip this if you use IP Catalog) [If you use CocoTB, don't forget to copy memory file (.mem) and paste inside CocoTB directory]

## Part 2: Top-level Module and Hardware Programming

Now, we will integrate **ROMUnit** and **SevenSegmentDisplay** modules together such that the output of ROM can be sent to a seven-segment display to show in the Basys3 board.

For the **BinaryToDecimal** module (top-level module), The module has the following ports:

### • Inputs:

- Reset: Resets the system.
- Clk: Clock signal for synchronization.
- DataIn [5:0]: The 6-bit binary value which will be converted to 2-digit BCD.

### • Output:

- Segments [7:0]: Signal that is used to control cathode of the 7-segments display.
- AN [3:0]: Signal that is used to control anode of the 7-segments display.

The port mappings from the **BinaryToDecimal** module (top-level module) to Basys3 board are as follows:

| BinaryToDecimal ports | Basys3 board                     |
|-----------------------|----------------------------------|
| Reset                 | BTNC                             |
| Clk                   | Basys3 100Mhz Clk                |
| DataIn [5:0]          | {SW5, SW4, SW3, SW2, SW1, SW0}   |
| AN [3:0]              | {AN3, AN2, AN1, AN0}             |
| Segments [7:0]        | {CA, CB, CC, CD, CE, CF, CG, DP} |

#### Instruction

1. According to Figure 4 and 5, integrate both **ROMUnit** and **SevenSegmentDisplay** modules together in the **BinaryToDecimal** module (top-level module).

Insert your modified BinaryToDecimal module here.

```
module BinaryToDecimal (
    input wire
                      Clk,
   input wire
                      Reset,
   input wire [5:0] DataIn,
   output wire [7:0] Segments,
   output wire [3:0] AN
 // Add your code here
 wire [15:0] BCDoutput;
 block memory 01 block memory 01 inst(
    .rsta(Reset),
    .clka(Clk),
    .addra(DataIn),
    .douta (BCDoutput)
 SevenSegmentDisplay SevenSegmentDisplay_inst(
  .Reset(Reset),
  .Clk(Clk),
  .DataIn(BCDoutput),
  .Segments (Segements),
  .AN (AN)
  // End of your code
endmodule
```

2. From the table above, complete this mapping table below to map your system's inputs and outputs onto the Basys3 pins.

Hint #1: Look up the <u>Basys3 reference manual</u> on page 7 and 15. Hint #2: Many pin mappings are similar to Lab 1-3 exercises.

Complete the mapping table.

| Top-level module input/output | Basys3 Pins |
|-------------------------------|-------------|
| Reset                         | U18         |
| Clk                           | W5          |
| DataIn[0]                     | V17         |
| DataIn[1]                     | V16         |
| DataIn[2]                     | W16         |
| DataIn[3]                     | W17         |
| DataIn[4]                     | W15         |
| DataIn[5]                     | V15         |
| AN[0]                         | U2          |
| AN[1]                         | U4          |
| AN[2]                         | V4          |
| AN[3]                         | W4          |
| Segments[0]                   | V7          |
| Segments[1]                   | U7          |
| Segments[2]                   | V5          |
| Segments[3]                   | U5          |
| Segments[4]                   | V8          |
| Segments[5]                   | U8          |
| Segments[6]                   | W6          |
| Segments[7]                   | W7          |

## 3. Create the constraint file.

# Submit your constraint file here.

set\_property BITSTREAM.GENERAL.COMPRESS TRUE [current\_design] set\_property BITSTREAM.CONFIG.CONFIGRATE 33 [current\_design]

```
set property CONFIG MODE SPIx4 [current design]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[5]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[4]}]
set property IOSTANDARD LVCMOS33 [get_ports {DataIn[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {DataIn[2]}]
set property IOSTANDARD LVCMOS33 [get_ports {DataIn[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {DataIn[0]}]
set property IOSTANDARD LVCMOS33 [get ports Clk]
set property IOSTANDARD LVCMOS33 [get ports Reset]
set property IOSTANDARD LVCMOS33 [get ports {AN[3]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[2]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[1]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[7]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[6]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[5]}]
set property IOSTANDARD LVCMOS33 [get_ports {Segments[4]}]
set_property IOSTANDARD LVCMOS33 [get_ports {Segments[3]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[2]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[1]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[0]}]
set property PACKAGE PIN V15 [get ports {DataIn[5]}]
set property PACKAGE PIN W15 [get ports {DataIn[4]}]
set property PACKAGE PIN W17 [get ports {DataIn[3]}]
set property PACKAGE PIN W16 [get ports {DataIn[2]}]
set property PACKAGE PIN V16 [get ports {DataIn[1]}]
set property PACKAGE PIN V17 [get ports {DataIn[0]}]
set property PACKAGE PIN W5 [get ports Clk]
set property PACKAGE PIN U18 [get ports Reset]
set property PACKAGE PIN W4 [get ports {AN[3]}]
set property PACKAGE PIN V4 [get ports {AN[2]}]
set property PACKAGE PIN U4 [get ports {AN[1]}]
set property PACKAGE PIN U2 [get ports {AN[0]}]
set property PACKAGE PIN W7 [get ports {Segments[7]}]
set property PACKAGE PIN W6 [get ports {Segments[6]}]
set property PACKAGE PIN U8 [get ports {Segments[5]}]
set property PACKAGE PIN V8 [get ports {Segments[4]}]
set property PACKAGE PIN U5 [get ports {Segments[3]}]
set property PACKAGE PIN V5 [get ports {Segments[2]}]
set property PACKAGE PIN U7 [get ports {Segments[1]}]
set property PACKAGE PIN V7 [get ports {Segments[0]}]
```

create\_clock -period 10.000 -name Clk -waveform {0.000 5.000} [get\_ports Clk]

- 4. Run the synthesis.
- 5. Run the implementation, generate the bitstream, and program the **Basys3** device.
- 6. [Checkpoint] Call TA to inspect your work.

### Lab Exercise 2

In this exercise, we will design and build a circuit to work as a **Stack** (LIFO). The user can use two push buttons in order to PUSH or POP. We will use 8 switches on the board as a value. When the user hits a PUSH button, it will store the value from the switches to the stack. When the user hits the POP switch, it will display the popped value in the 2 hexadecimal digits on the left of a seven-segment display. The other 2 right digits in the seven-segment display are used to display the number of elements currently in the stack.

- The stack can keep up to 256 elements.
- If the stack is empty, hitting POP should not do anything.
- If the stack is full, hitting PUSH should not do anything.
- Pressing the RESET button will reset the stack and system.



Figure 6: Example of Seven-segment Display in System

Figure 7 shows the example of pushing and popping elements into the stack. Note that the 2 left digits of the seven-segment display will be changed only when the stack is popped.



Figure 7: Example of Pushing and Popping Elements

For our design, which is shown in Figure 8, we will sanitize the signals from buttons (PUSH and POP signal) then feed these signals with inputs from switches to a stack unit, which will handle operations in stack. In addition, the data from the stack unit will be fed to a seven-segment display to show the number of elements and the latest popped value of our stack.



Figure 8: Overview Idea of System



**Figure 9: System Overview** 

Figure 9 illustrates the system overview in this lab exercise. The system consists of 4 main modules, each with a specific role as described below:

- 1. **StackCircuit**: This is the top-level module responsible for integrating and connecting input sanitizer, stack unit, and seven-segment display.
- 2. **InputSanitizer**: Module which eliminates noise and generates a clean single pulse.
- 3. **StackUnit**: Module which performs operations and stores elements of stack.
- 4. **SevenSegmentDisplay**: Displays the value on the 7-segment display.

#### Part 1: Stack Module

First, we will implement the stack module which will perform operations and store elements of stack.

- The module must have something which can store elements for our stack, which we will use random-access memory (RAM) to be the data storage.
- When PUSH signal are triggered, element must be added into RAM.
- When POP signal are triggered, last element must be removed from RAM.
- When RESET signal are triggered, all data in RAM must be cleared and everything must be reset.

In the design (Figure 10), **StackController** module has responsibility for controlling all logic about stack, and **ROMUnit** has responsibility for element storage for our stack.



Figure 10: Design of StackUnit

#### Part 1.1: RAM Module

We must implement a RAM module to store our elements in the stack. Our requirements are:

- The RAM module shall store 256 elements for the stack.
- Each element can be represented as 8-bit value or 2-hexadecimal digits.

#### Instruction

1. Create a RAM module to be our data storage for the stack. Choose one of the following methods to create RAM module:

### Method 1: Writing your own RAM module

Modify the provided RAMUnit module to initialize the memory and make it work as described above.

Hint: You can read how RAM actually works in the Lab 4 Guide at the "RAM behavior" section.

## Method 2: Generating RAM module using IP Catalog

In case you are lazy at writing RAM from scratch, you can generate the modules using IP Catalog. Generate the RAM module using IP Catalog by selecting "Block Memory Generator" in IP Catalog

- Make sure that you select the right memory type (Single Port RAM).
- Adjust port write/read width (length of each data), port write/read height (total number of addressable location), and enabled port type correctly in Port A Options.
- Select **Primitives Output Register**.
- Ensure that **RSTA Pin** is enabled, **Output Reset Value** is 0, and **Reset Priority** is CE (Latch or Register Enable).

Hint: You can read how to generate RAM using IP Catalog in Lab 4 Guide at "Random-Access Memory" section.

Submit the evidence of your RAM module.

- If you write your own RAM module (method 1), paste RAMUnit module code here.
- If you generate a RAM module using IP Catalog (method 2), capture the screenshot of IP Symbol of your module in Block Memory Generator.

```
timescale 1ns / 1ps
              WriteEnable, // Write enable (active high)
  always @(posedge Clk) begin
     if (Reset) begin
        for (i = 0; i < 256; i = i + 1) begin
           mem[i] <= 8'b00000000;
```

In case you are writing your own RAM module (method 1), run the testbench to verify your RAMUnit module using either Xilinx or CocoTB and capture your testbench result and waveform. (You can skip this if you use IP Catalog)

```
(cocotb) D:\LabW\Exercise2\Exercise2\cocotb\RAMUnitTB-make

rn = f results.sel

*makef = f Alkefile results.sel

makef = f Alkefile results.sel

RAMUnitTB-make

r = f results.sel

ROULE=I F RAMUnitTB = s RAMUnitTB-make

r = f results.sel

ROULE=I F RAMUnitTB = s RAMUnitTB-make

r = f results.sel

ROULE=I F RAMUnitTB = results.sel

ROULE=I F RAMUnitTB-make

r = f results.sel

ROULE=I F RAMUnitTB-make

r = f results.sel

r = f results.sel

ROULE=I F RAMUnitTB-make

r = f results.sel

r = f results.sel

ROULE=I F RAMUnitTB-make

r = f results.sel

r = f results.sel
```

#### Part 1.2: StackController

It's time to implement the heart of our system, the StackController module. This module will perform every logic about stack such as pushing and popping elements in stack. Remind that our requirements are:

- When PUSH signal are triggered, element must be added into RAM.
- When POP signal are triggered, last element must be removed from RAM.
- When RESET signal are triggered, all data in RAM must be cleared and everything must be reset.
- The number of elements in the stack and the latest popped element must be returned, so that we can feed these values to a seven-segment display.

#### Instruction

1. From the requirements above, discuss in your group about the idea for implementing this **StackController** module (e.g. how can we retrieve the top element of stack, how to push and pop element, ...).

Hint: If you are not familiar with stack or you are stuck on something here, you can find some ideas by watching this video or reading Lab 4 Guide at "Stack from RAM" section.

Write down your idea for implementing StackController briefly.

The StackController manages a stack using external RAM with push and pop operations

2. From your idea, implement this module by modifying the **StackController** module.

Insert your modified StackController module here.

```
/ Tool Versions: 2023.2
  input wire Pop,
                   Clk,
                   Reset,
   output reg [7:0] StackCounter, // Number of elements in the
  output reg [7:0] StackValue, // Last popped value
                   RAMWriteEnable, // Controls RAM write operation
  output reg [7:0] RAMAddress,
  output reg [7:0] RAMDataIn
     if (Reset) begin
          StackCounter <= 8'b0; // Reset stack count</pre>
          StackValue <= 8'b0; // Reset last popped value</pre>
          RAMEnable <= 1'b1; // Keep RAM enabled
      else if (Push && StackCounter == 255) begin
          StackCounter <= StackCounter;</pre>
          RAMAddress <= StackCounter;</pre>
          RAMDataIn <= DataIn;</pre>
         RAMWriteEnable <= 1'b1;</pre>
      else if (Push && StackCounter < 255) begin</pre>
          StackCounter <= StackCounter + 1'b1;</pre>
          RAMAddress <= StackCounter;</pre>
```

```
RAMDataIn <= DataIn;</pre>
      RAMWriteEnable <= 1'b1;</pre>
     else if (Pop && RAMAddress == 255 && StackCounter == 255)
      RAMAddress <= RAMAddress - 1 ;
      StackValue <= RAMDataOut;</pre>
      StackCounter <= StackCounter;</pre>
      RAMWriteEnable <= 1'b0;</pre>
      RAMEnable <= 1'b1;
      RAMAddress <= 0;
      StackValue
                  <= RAMDataOut;
      RAMWriteEnable <= 1'b0;</pre>
      RAMEnable <= 1'b1;
   else if (Pop && StackCounter > 1) begin
      RAMAddress <= StackCounter - 2;
      StackValue <= RAMDataOut;</pre>
      StackCounter <= StackCounter - 1;</pre>
      RAMWriteEnable <= 1'b0;</pre>
      RAMEnable <= 1'b1;
      RAMEnable <= 1'b1;
`ifdef COCOTB SIM
```

`endif endmodule

3. [Optional] Create a testbench (StackControllerTB in cocotb/StackController/TB.py) for the StackController Module. Your testbench must perform all possible operations of the stack. You can use either Xilinx or CocoTB.

Insert your testbench here.

4. [Optional] Run your testbench to verify your module.

Insert your testbench result here.

Insert your testbench waveform here.

## Part 2: Top-level Module and Hardware Programming

You are almost done. Last thing we will do is to integrate all modules together in the top-level module.

For the **StackCircuit** module (top-level module), The module has the following ports:

#### • Inputs:

- Reset: Resets the system.
- o Clk: Clock signal for synchronization.
- o Push: Signal for pushing input into stack.
- Pop: Signal for popping the top elements of the stack.
- DataIn [7:0]: The 8-bit binary value which will be input of the stack when pushing.

#### • Output:

- Segments [7:0]: Signal that is used to control cathode of the 7-segments display.
- AN [3:0]: Signal that is used to control anode of the 7-segments display.

The port mappings from the **StackCircuit** module (top-level module) to Basys3 board are as follows:

| StackCircuit ports | Basys3 board                             |
|--------------------|------------------------------------------|
| Reset              | BTNC                                     |
| Clk                | Basys3 100Mhz Clk                        |
| Push               | BTNR                                     |
| Pop                | BTNL                                     |
| DataIn [7:0]       | {SW7, SW6, SW5, SW4, SW3, SW2, SW1, SW0} |
| AN [3:0]           | {AN3, AN2, AN1, AN0}                     |
| Segments [7:0]     | {CA, CB, CC, CD, CE, CF, CG, DP}         |

#### Instruction

1. In the **StackUnit**, wire up **RAM** and **StackController** together according to Figure 10. In the other word, complete **StackUnit** module.

Insert your modified StackUnit module here.

```
timescale 1ns / 1ps
module StackUnit (
   input wire Reset,
   input wire Push,
   input wire Pop,
   output wire [7:0] StackValue,
   output wire [7:0] StackCounter
 wire RAMWriteEnableOutput , RAMEnableOutput ;
 wire [7:0] RAMAddressOutput ;
 wire [7:0] RAMDataInOutput ;
 wire [7:0] DataOutOutput ;
    .Pop (Pop) ,
    .Reset (Reset) ,
    .RAMDataOut (DataOutOutput) ,
```

```
.StackValue (StackValue) ,
.RAMWriteEnable (RAMWriteEnableOutput) ,
.RAMEnable (RAMEnableOutput) ,
.RAMAddress (RAMAddressOutput) ,
.RAMDataIn (RAMDataInOutput)
);

RAMUnit RAMUnitInst (
.Clk (Clk) ,
.Reset (Reset) ,
.WriteEnable (RAMWriteEnableOutput) ,
.RamEnable (RAMEnableOutput) ,
.Address (RAMAddressOutput) ,
.DataIn (RAMDataInOutput) ,
.DataOut (DataOutOutput)
);

// End of your code
endmodule
```

2. According to Figure 9, integrate **InputSanitizer**, **StackUnit**, and **SevenSegmentDisplay** modules together in the **StackCircuit** module (top-level module).

Insert your modified StackCircuit module here.

```
Clk,
                   Reset,
                   Push,
                   Pop,
  input wire [7:0] DataIn,
  output wire [7:0] Segments,
wire [1:0] InputSanitizerDataoutOutput ;
wire [7:0] StackValueOutput ;
wire [7:0] StackCounterOutput ;
  .Reset (Reset) ,
  .DataIn ({Push , Pop}) ,
  .DataOut (InputSanitizerDataoutOutput)
  .Reset (Reset) ,
  .Push (InputSanitizerDataoutOutput[1]) ,
  .Pop (InputSanitizerDataoutOutput[0]) ,
  .DataIn (DataIn) ,
  .StackValue (StackValueOutput) ,
  .StackCounter (StackCounterOutput)
  .Reset (Reset) ,
  .DataIn ({StackValueOutput , StackCounterOutput}) ,
  .Segments (Segments) ,
  .AN (AN)
```

3. Map your system's inputs and outputs onto the Basys3 pins, then create a

#### constraint file.

Hint: Look up the Basys3 reference manual on page 7 and 15.

#### Submit your constraint file here.

```
set property PACKAGE_PIN U18 [get_ports Reset]
set property PACKAGE PIN W5 [get ports Clk]
set property PACKAGE PIN T17 [get ports Push]
set property PACKAGE PIN W19 [get ports Pop]
set property PACKAGE PIN V17 [get ports {DataIn[0]}]
set property PACKAGE PIN V16 [get ports {DataIn[1]}]
set property PACKAGE PIN W16 [get ports {DataIn[2]}]
set_property PACKAGE_PIN W17 [get_ports {DataIn[3]}]
set property PACKAGE PIN W15 [get ports {DataIn[4]}]
set property PACKAGE PIN V15 [get ports {DataIn[5]}]
set property PACKAGE PIN W14 [get ports {DataIn[6]}]
set property PACKAGE PIN W13 [get_ports {DataIn[7]}]
set property PACKAGE PIN U2 [get ports {AN[0]}]
set property PACKAGE PIN U4 [get ports {AN[1]}]
set property PACKAGE PIN V4 [get ports {AN[2]}]
set property PACKAGE PIN W4 [get ports {AN[3]}]
set property PACKAGE PIN V7 [get ports {Segments[0]}]
set property PACKAGE PIN U7 [get ports {Segments[1]}]
set property PACKAGE PIN V5 [get ports {Segments[2]}]
set_property PACKAGE_PIN U5 [get_ports {Segments[3]}]
set property PACKAGE PIN V8 [get ports {Segments[4]}]
set_property PACKAGE_PIN U8 [get_ports {Segments[5]}]
set property PACKAGE PIN W6 [get ports {Segments[6]}]
set property PACKAGE PIN W7 [get ports {Segments[7]}]
set property IOSTANDARD LVCMOS33 [get ports Reset]
set property IOSTANDARD LVCMOS33 [get ports Clk]
set property IOSTANDARD LVCMOS33 [get ports Push]
set property IOSTANDARD LVCMOS33 [get ports Pop]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[0]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[1]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[2]}]
```

```
set property IOSTANDARD LVCMOS33 [get ports {DataIn[3]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[4]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[5]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[6]}]
set property IOSTANDARD LVCMOS33 [get ports {DataIn[7]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[0]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[1]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {AN[3]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[0]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[1]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[2]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[3]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[4]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[5]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[6]}]
set property IOSTANDARD LVCMOS33 [get ports {Segments[7]}]
```

- 4. Run the synthesis.
- 5. Run the implementation, generate the bitstream, and program the **Basys3** device.
- 6. [Checkpoint] Call TA to inspect your work.