

#### 5V 256K X 16 CMOS DRAM (Fast Page Mode)

#### **Features**

- Organization: 262,144 words  $\times$  16 bits
- High speed
  - 25/30/35/50 ns  $\overline{RAS}$  access time
- 12/16/18/25 ns column address access time
- 7/10/10/10 ns  $\overline{\text{CAS}}$  access time
- Low power consumption
- Active: 770 mW max (ASAS4C256K16FO-50)
- Standby: 5.5 mW max, CMOS I/O
- Fast page mode
- AS4C256K16FO-50 timings are also valid for AS4C256K16FO-60.

- Refresh
- 512 refresh cycles, 8 ms refresh interval
- RAS-only or CAS-before-RAS refresh or self-refresh
- Self-refresh option is available for new generation device only. Contact Alliance for more information.
- Read-modify-write
- TTL-compatible, three-state I/O
- JEDEC standard packages
  - 400 mil, 40-pin SOJ
  - 400 mil, 40/44-pin TSOP II
- Single 5V power supply/built-in V<sub>bb</sub> generator
- Latch-up current > 200 mA

#### Pin arrangement



#### Pin designation

| Pin(s)          | Description                       |
|-----------------|-----------------------------------|
| A0 to A8        | Address inputs                    |
| RAS             | Row address strobe                |
| I/O0 to I/O15   | Input/output                      |
| ŌĒ              | Output enable                     |
| <u>UCAS</u>     | Column address strobe, upper byte |
| <u>LCAS</u>     | Column address strobe, lower byte |
| WE              | Read/write control                |
| V <sub>CC</sub> | Power (+5V ± 10%)                 |
| GND             | Ground                            |

#### Selection guide

|                                                     | Symbol           | -25 | -30 | -35 | -50 | Unit |
|-----------------------------------------------------|------------------|-----|-----|-----|-----|------|
| Maximum RAS access time                             | t <sub>RAC</sub> | 25  | 30  | 35  | 50  | ns   |
| Maximum column address access time                  | t <sub>CAA</sub> | 12  | 16  | 18  | 25  | ns   |
| Maximum CAS access time                             | t <sub>CAC</sub> | 7   | 10  | 10  | 10  | ns   |
| Maximum output enable $(\overline{OE})$ access time | t <sub>OEA</sub> | 7   | 10  | 10  | 10  | ns   |
| Minimum read or write cycle time                    | t <sub>RC</sub>  | 40  | 65  | 70  | 85  | ns   |
| Minimum EDO page mode cycle time                    | t <sub>PC</sub>  | 12  | 12  | 14  | 25  | ns   |
| Maximum operating current                           | I <sub>CC1</sub> | 200 | 180 | 160 | 140 | mA   |
| Maximum CMOS standby current                        | I <sub>CC2</sub> | 2.0 | 2.0 | 2.0 | 2.0 | mA   |



#### Functional description

The AS4C256K16FO is a high-performance 4 megabit CMOS Dynamic Random Access Memory (DRAM) device organized as 262,144 words × 16 bits. The AS4C256K16FO is fabricated with advanced CMOS technology and designed with innovative design techniques resulting in high speed, extremely low power and wide operating margins at component and system levels.

The AS4C256K16FO features a high-speed page mode operation in which high speed read, write and read-write are performed on any of the  $512 \times 16$  bits defined by the column address. The asynchronous column address uses an extremely short row address capture time to ease the system-level timing constraints associated with multiplexed addressing. Output is tri-stated by a column address strobe  $\overline{\text{(CAS)}}$  which acts as an output enable independent of  $\overline{\text{RAS}}$ . Very fast  $\overline{\text{CAS}}$  to output access time eases system design.

Refresh on the 512 address combinations of A0-A8 during an 8 ms period is accomplished by performing any of the following:

- RAS-only refresh cycles
- · Hidden refresh cycles
- CAS-before-RAS refresh cycles
- · Normal read or write cycles
- Self-refresh cycles.<sup>\*</sup>

The AS4C256K16FO is available in standard 40-pin plastic SOJ and 44-pin TSOP II packages compatible with widely available automated testing and insertion equipment. System level features include single power supply of  $5V \pm 10\%$  tolerance and direct interface with TTL logic families.

#### Logic block diagram



#### Recommended operating conditions

| Parameter      | Symbol          | Min  | Тур | Max                 | Unit |
|----------------|-----------------|------|-----|---------------------|------|
| Supply voltage | V <sub>CC</sub> | 4.5  | 5.0 | 5.5                 | V    |
| supply voltage | GND             | 0.0  | 0.0 | 0.0                 | V    |
| Input voltage  | V <sub>IH</sub> | 2.4  | _   | V <sub>CC</sub> + 1 | V    |
| input voltage  | V <sub>IL</sub> | -1.0 | _   | 0.8                 | V    |

<sup>\*</sup> Self-refresh option is available for new generation device only. Contact Alliance for more information.



# Absolute maximum ratings

| Parameter                     | Symbol              | Min  | Max      | Unit     |
|-------------------------------|---------------------|------|----------|----------|
| Input voltage                 | V <sub>IN</sub>     | -1.0 | +7.0     | V        |
| Output voltage                | V <sub>OUT</sub>    | -1.0 | +7.0     | V        |
| Power supply voltage          | V <sub>CC</sub>     | -1.0 | +7.0     | V        |
| Operating temperature         | T <sub>OPR</sub>    | 0    | +70      | °C       |
| Storage temperature (plastic) | T <sub>STG</sub>    | -55  | +150     | °C       |
| Soldering temperature × time  | T <sub>SOLDER</sub> | _    | 260 × 10 | °C × sec |
| Power dissipation             | $P_{\mathrm{D}}$    | _    | 1        | W        |
| Short circuit output current  | I <sub>OUT</sub>    | _    | 50       | mA       |
| Latch-up current              |                     | 200  | _        | mA       |

Note: Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions outside those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

#### DC electrical characteristics

 $(V_{CC} = 5 \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$ 

|                                                   |                  |                                                                                                                                                                                                                                         |     | 25   | -3  | 30  | -3  | 35  | _!  | 50  |      |      |
|---------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-----|-----|-----|-----|-----|------|------|
| Parameter                                         | Symbol           | Test conditions                                                                                                                                                                                                                         | Min | Max  | Min | Max | Min | Max | Min | Max | Unit | Note |
| Input leakage<br>current                          | $I_{IL}$         | $0V \le V_{IN} \le + 5.5V$<br>pins not under test = $0V$                                                                                                                                                                                | -10 | 10   | -10 | 10  | -10 | 10  | -10 | 10  | μА   |      |
| Output leakage<br>current                         | I <sub>OL</sub>  | $D_{OUT}$ disabled,<br>$0V \le V_{OUT} \le + 5.5V$                                                                                                                                                                                      | -10 | 10   | -10 | 10  | -10 | 10  | -10 | 10  | μА   |      |
| Operating power supply current                    | I <sub>CC1</sub> | $\overline{RAS}$ , $\overline{UCAS}$ , $\overline{LCAS}$ , address cycling; $t_{RC} = \min$                                                                                                                                             | -   | 200  | _   | 180 | _   | 160 | _   | 140 | mA   | 1,2  |
| TTL standby<br>power supply<br>current            | I <sub>CC2</sub> | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} = VIH$                                                                                                                                                                              | I   | 2.0  | _   | 2.0 | _   | 2.0 | _   | 2.0 | mA   |      |
| Average power supply current, RAS refresh mode    | $I_{CC3}$        | $\frac{\overline{RAS} \text{ cycling,}}{\overline{UCAS} = \overline{LCAS} = V_{IH},}$ $t_{RC} = \min$                                                                                                                                   | 1   | 120  | _   | 200 | _   | 190 | _   | 140 | mA   | 1    |
| Fast page mode<br>average power<br>supply current | I <sub>CC4</sub> | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} = V_{IL},$ address cycling: $t_{SC} = \min$                                                                                                                                         | _   | 130  | _   | 190 | _   | 180 | _   | 70  | mA   | 1,2  |
| CMOS standby<br>power supply<br>current           | I <sub>CC5</sub> | $\overline{RAS} = \overline{UCAS} = \overline{LCAS} = V_{CC} - 0.2V$                                                                                                                                                                    | _   | 0.60 | _   | 1.0 | _   | 1.0 | _   | 1.0 | mA   |      |
| CAS-before-RAS refresh power supply current       | I <sub>CC6</sub> | $\overline{RAS}$ , $\overline{UCAS}$ , $\overline{LCAS}$ , cycling; $t_{RC} = \min$                                                                                                                                                     | -   | 120  | _   | 200 | _   | 190 | _   | 140 | mA   | 1    |
| Output voltage                                    | $V_{OH}$         | $I_{OUT} = -5.0 \text{ mA}$                                                                                                                                                                                                             | 2.4 | _    | 2.4 | _   | 2.4 | _   | 2.4 | _   | V    |      |
| Sarpar voitage                                    | $V_{OL}$         | $I_{OUT} = 4.2 \text{ mA}$                                                                                                                                                                                                              | ı   | 0.4  | _   | 0.4 | _   | 0.4 | _   | 0.4 | V    |      |
| Self refresh<br>current                           | I <sub>CC7</sub> | $\begin{split} \overline{RAS} &= \overline{UCAS} = \overline{LCAS} = V_{IL}, \overline{WE} \\ &= \overline{OE} = A0 - A8 = V_{CC} - 0.2 \text{V}, \\ DQ0 - DQ15 &= V_{CC} - 0.2 \text{V}, 0.2 \text{V} \\ &\text{are open} \end{split}$ | 1   | 2.0  | _   | 2.0 | _   | 2.0 | _   | 2.0 | mA   |      |



AC parameters common to all waveforms

 $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$ 

| Standard            |                                   | -25 |     | -3  | 30  | -3  | 35  | -50 |     |      |       |
|---------------------|-----------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol              | Parameter                         | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>RC</sub>     | Random read or write cycle time   | 45  | _   | 65  | _   | 70  | _   | 85  | _   | ns   |       |
| t <sub>RP</sub>     | RAS precharge time                | 15  | _   | 25  | _   | 25  | _   | 25  | _   | ns   |       |
| t <sub>RAS</sub>    | RAS pulse width                   | 25  | 75K | 30  | 75K | 35  | 75K | 50  | 75K | ns   |       |
| t <sub>CAS</sub>    | CAS pulse width                   | 4   | _   | 5   | _   | 6   | _   | 10  | _   | ns   |       |
| t <sub>RCD</sub>    | RAS to CAS delay time             | 10  | 17  | 15  | 20  | 16  | 24  | 15  | 35  | ns   | 6     |
| t <sub>RAD</sub>    | RAS to column address delay time  | 8   | 13  | 10  | 14  | 11  | 17  | 15  | 25  | ns   | 7     |
| t <sub>RSH(R)</sub> | CAS to RAS hold time (read cycle) | 7   | _   | 10  | _   | 10  | _   | 10  | _   | ns   |       |
| t <sub>CSH</sub>    | RAS to CAS hold time              | 20  | _   | 30  | _   | 35  | _   | 50  | _   | ns   |       |
| t <sub>CRP</sub>    | CAS to RAS precharge time         | 5   | _   | 5   | _   | 5   | _   | 5   | _   | ns   |       |
| t <sub>ASR</sub>    | Row address setup time            | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| t <sub>RAH</sub>    | Row address hold time             | 5   | _   | 5   | _   | 6   | _   | 9   | _   | ns   |       |
| t <sub>T</sub>      | Transition time (rise and fall)   | 1.5 | 50  | 1.5 | 50  | 1.5 | 50  | 3   | 50  | ns   | 4,5   |
| t <sub>REF</sub>    | Refresh period                    | _   | 8   | _   | 8   | _   | 8   | _   | 8   | ms   | 3     |
| t <sub>CLZ</sub>    | CAS to output in low Z            | 0   | _   | 0   | _   | 0   | _   | 3   | _   | ns   | 8     |

Read cycle

 $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } + 70^{\circ} C)$ 

| Standard           |                                 | -2  | 25  | -3  | 30  | -3  | 35  | -!  | 50  |      |       |
|--------------------|---------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol             | Parameter                       | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>RAC</sub>   | Access time from RAS            | _   | 25  | -   | 30  | _   | 35  | _   | 50  | ns   | 6     |
| t <sub>CAC</sub>   | Access time from CAS            | _   | 7   | 1   | 10  | 1   | 10  | -   | 10  | ns   | 6,13  |
| t <sub>AA</sub>    | Access time from address        | _   | 12  | -   | 16  | -   | 18  | _   | 25  | ns   | 7,13  |
| t <sub>AR(R)</sub> | Column add hold from RAS        | 19  | _   | 26  | _   | 28  | _   | 30  | _   | ns   |       |
| t <sub>RCS</sub>   | Read command setup time         | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| t <sub>RCH</sub>   | Read command hold time to CAS   | 0   | _   | 0   | -   | 0   | -   | 0   | _   | ns   | 9     |
| t <sub>RRH</sub>   | Read command hold time to RAS   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 9     |
| t <sub>RAL</sub>   | Column address to RAS Lead time | 12  | _   | 16  | _   | 18  | _   | 25  | _   | ns   |       |
| t <sub>CPN</sub>   | CAS precharge time              | 4   | _   | 3   | -   | 4   | _   | 5   | _   | ns   |       |
| t <sub>OFF</sub>   | Output buffer turn-off time     | 0   | 6   | 0   | 8   | 0   | 8   | 0   | 8   | ns   | 8,10  |



Write cycle  $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$ 

| Standard         |                                             | -7  | -25 |     | 30  | -3  | 35  | -50 |     |      |       |
|------------------|---------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol           | Parameter                                   | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>ASC</sub> | Column address setup time                   | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   |       |
| t <sub>CAH</sub> | Column address hold time                    | 5   | _   | 5   | _   | 5   | _   | 9   | _   | ns   |       |
| t <sub>AWR</sub> | Column address hold time to RAS             | 19  | _   | 26  | _   | 28  | _   | 30  | _   | ns   |       |
| t <sub>WCS</sub> | Write command setup time                    | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 11    |
| t <sub>WCH</sub> | Write command hold time                     | 5   | _   | 5   | _   | 5   | _   | 9   | _   | ns   | 11    |
| t <sub>WCR</sub> | Write command hold time to $\overline{RAS}$ | 19  | _   | 26  | _   | 28  | _   | 30  | _   | ns   |       |
| t <sub>WP</sub>  | Write command pulse width                   | 5   | _   | 5   | _   | 5   | _   | 9   | _   | ns   |       |
| t <sub>RWL</sub> | Write command to $\overline{RAS}$ lead time | 7   | _   | 10  | _   | 11  | _   | 12  | _   | ns   |       |
| t <sub>CWL</sub> | Write command to CAS lead time              | 5   | _   | 10  | _   | 11  | _   | 12  | _   | ns   |       |
| t <sub>DS</sub>  | Data-in setup time                          | 0   | _   | 0   | _   | 0   | _   | 0   | _   | ns   | 12    |
| t <sub>DH</sub>  | Data-in hold time                           | 5   | _   | 5   | _   | 5   | _   | 9   | _   | ns   | 12    |
| t <sub>DHR</sub> | Data-in hold time to RAS                    | 19  | -   | 26  | _   | 28  | _   | 30  | _   | ns   |       |

Read-modify-write cycle  $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$ 

| Standard            |                                                                      | -2  | 25  | -3  | 30  | -3  | 35  | -!  | 50  |      |       |
|---------------------|----------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol              | Parameter                                                            | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>RWC</sub>    | Read-write cycle time                                                | 100 | -   | 100 | _   | 105 | _   | 120 | _   | ns   |       |
| $t_{RWD}$           | RAS to WE delay time                                                 | 34  | -   | 50  | _   | 54  | -   | 60  | -   | ns   | 11    |
| t <sub>CWD</sub>    | CAS to WE delay time                                                 | 17  | -   | 26  | _   | 28  | _   | 30  | _   | ns   | 11    |
| t <sub>AWD</sub>    | Column address to WE delay time                                      | 21  | -   | 32  | _   | 35  | _   | 40  | _   | ns   | 11    |
| t <sub>RSH(W)</sub> | $\overline{\text{CAS}}$ to $\overline{\text{RAS}}$ hold time (write) | 7   | _   | 10  | _   | 10  | 1   | 12  |     | ns   |       |
| t <sub>CAS(W)</sub> | CAS pulse width (write)                                              | 15  | -   | 15  | _   | 15  | _   | 15  | _   | ns   |       |

Fast page mode cycle  $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$ 

| Standard          |                                                     | -7  | 25  | -3  | 30  | -3  | 35  | -!  | 50  |      |       |
|-------------------|-----------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol            | Parameter                                           | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>PC</sub>   | Read or write cycle time                            | 8   | -   | 12  | -   | 14  | -   | 25  | -   | ns   | 14    |
| $t_{CAP}$         | Access time from CAS precharge                      | _   | 14  | _   | 19  | -   | 21  | 1   | 23  | ns   | 13    |
| t <sub>CP</sub>   | CAS precharge time                                  | 3   | _   | 3   | _   | 4   | _   | 5   | _   | ns   |       |
| t <sub>PCM</sub>  | Fast page mode RMW cycle                            | 56  | -   | 56  | _   | 58  | _   | 60  | _   | ns   |       |
| $t_{CRW}$         | Page mode $\overline{\text{CAS}}$ pulse width (RMW) | 44  | _   | 44  | _   | 46  | _   | 50  | -   | ns   |       |
| t <sub>RASP</sub> | RAS pulse width                                     | 25  | 75K | 30  | 75K | 35  | 75K | 50  | 75K | ns   |       |



#### Refresh cycle

# $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$

| Standard         |                                                                                                 | -7  | 25  | -3  | 30  | -3  | 35  | -!  | 50  |      |       |
|------------------|-------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Symbol           | Parameter                                                                                       | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>CSR</sub> | $\overline{\text{CAS}}$ setup time ( $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ ) | 10  | -   | 10  | -   | 10  | -   | 10  | _   | ns   | 3     |
| t <sub>CHR</sub> | CAS hold time (CAS-before-RAS)                                                                  | 7   | _   | 7   | _   | 8   | 1   | 10  | _   | ns   | 3     |
| t <sub>RPC</sub> | RAS precharge to CAS hold time                                                                  | 0   | _   | 0   | _   | 0   | -   | 0   | _   | ns   |       |
| t <sub>CPT</sub> | CAS precharge time (CAS-before-RAS counter test)                                                | 8   | _   | 8   | _   | 8   | _   | 8   | _   | ns   |       |

#### Output enable

### $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$

|                  |                                                         |     |     |     |     |     |     |     | a   |      | ,     |
|------------------|---------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|-------|
| Standard         |                                                         | -7  | 25  | -3  | 30  | 7   | 35  | -   | 50  |      |       |
| Symbol           | Parameter                                               | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes |
| t <sub>ROH</sub> | RAS hold time referenced to OE                          | 5   | _   | 5   | _   | 5   | _   | 5   | _   | ns   |       |
| t <sub>OEA</sub> | OE access time                                          | _   | 8   | _   | 10  | -   | 10  |     | 10  | ns   |       |
| t <sub>OED</sub> | OE to data delay                                        | 5   | _   | 5   | _   | 5   | _   | 8   | _   | ns   |       |
| t <sub>OEZ</sub> | Output buffer turnoff delay from $\overline{\text{OE}}$ | _   | 6   | _   | 8   | _   | 8   | -   | 8   | ns   | 8     |
| t <sub>OEH</sub> | OE command hold time                                    | 5   | _   | 8   | _   | 8   | _   | 8   | _   | ns   |       |

#### Self refresh cycle

## $(V_{CC} = 5V \pm 10\%, GND = 0V, T_a = 0^{\circ} C \text{ to } +70^{\circ} C)$

| Standard          | andard                                |      | -25 |      | -30 |      | -35 |      | -50 |      |       |
|-------------------|---------------------------------------|------|-----|------|-----|------|-----|------|-----|------|-------|
| Symbol            | Parameter                             | Min  | Max | Min  | Max | Min  | Max | Min  | Max | Unit | Notes |
| t <sub>RASS</sub> | RAS pulse width (CBR self refresh)    | 100K | _   | 100K | _   | 100K | _   | 100K | _   | ns   |       |
| t <sub>RPS</sub>  | RAS precharge time (CBR self refresh) | 85   | _   | 85   | _   | 85   | _   | 85   | -   | ns   |       |
| t <sub>CHS</sub>  | CAS hold time (CBR self refresh)      | 30   | _   | 30   | ı   | 30   | ı   | 30   | I   | ns   |       |

#### **Notes**

- 1  $I_{CC1}$ ,  $I_{CC3}$ ,  $I_{CC4}$ , and  $I_{CC6}$  depend on cycle rate.
- 2 I<sub>CC1</sub> and I<sub>CC4</sub> depend on output loading. Specified values are obtained with the output open.
- An initial pause of 200 μs is required after power-up followed by any 8 RAS cycles before proper device operation is achieved. In the case of an internal refresh counter, a minimum of 8 CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. 8 initialization cycles are required after extended periods of bias without clocks (greater than 8 ms).
- 4 AC characteristics assume  $t_T = 5$  ns. All AC parameters are measured with a load equivalent to two TTL loads and 100 pF,  $V_{IL}$  (min)  $\geq$  GND and  $V_{IH}$  (max)  $\leq$   $V_{CC}$ .
- 5  $V_{IH}$  (min) and  $V_{IL}$  (max) are reference levels for measuring timing of input signals. Transition times are measured between  $V_{IH}$  and  $V_{IL}$
- 6 Operation within the t<sub>RCD</sub> (max) limit insures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 7 Operation within the t<sub>RAD</sub> (max) limit insures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max) limit, then access time is controlled exclusively by t<sub>AA</sub>.
- 8 Assumes three state test load (5 pF and a 380  $\Omega$  Thevenin equivalent).
- 9 Either  $t_{RCH}$  or  $t_{RRH}$  must be satisfied for a read cycle.
- 10 t<sub>OFF</sub> (max) defines the time at which the output achieves the open circuit condition; it is not referenced to output voltage levels.
- 11  $t_{WCS}$ ,  $t_{WCH}$ ,  $t_{RWD}$   $t_{CWD}$  and  $t_{AWD}$  are not restrictive operating parameters. They are included in the datasheet as electrical characteristics only. If  $t_{WS} \ge t_{WS}$  (min) and  $t_{WH} \ge t_{WH}$  (min), the cycle is an early write cycle and data out pins will remain open circuit, high impedance, throughout the cycle. If  $t_{RWD}$  (min),  $t_{CWD} \ge t_{CWD}$  (min) and  $t_{AWD} \ge t_{AWD}$  (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell. If neither of the above conditions is satisfied, the condition of the data out at access time is indeterminate.
- 12 These parameters are referenced to  $\overline{CAS}$  leading edge in early write cycles and to  $\overline{WE}$  leading edge in read-write cycles.
- 13 Access time is determined by the longest of  $t_{\text{CAA}}$  or  $t_{\text{CAC}}$  or  $t_{\text{CAP}}$
- 14  $t_{ASC} \ge t_{CP}$  to achieve  $t_{PC}$  (min) and  $t_{CAP}$  (max) values.
- 15 These parameters are sampled, but not 100% tested.



# Key to switching waveforms



## Read cycle waveform





# Upper byte read waveform



## Lower byte read waveform





# Early write waveform





# Upper byte early write waveform





# Lower byte early write waveform



#### Write waveform





# Upper byte write waveform





# Lower byte write waveform



## Read-modify-write waveform





#### Upper byte read-modify-write waveform $t_{RWC}$ $t_{RAS}$ $t_{RP}$ RAS $t_{CSH}$ $t_{RCD}$ $t_{CAS}$ $t_{CRP}$ $t_{RSH}$ $t_{CRP}$ UCAS $t_{CRP}$ t<sub>RPC</sub> **LCAS** $t_{RAD}$ $t_{ACS}$ $t_{ASR}$ t<sub>RAH</sub> - t<sub>CAH</sub> Address Column Address Row t<sub>CWL</sub> $t_{RWD}$ t<sub>RWL</sub> $t_{AWD}$ $t_{CWD}$ $t_{RCS}$ $t_{WP}$ WE ⋆ t<sub>OEA</sub> OE ⋆ t<sub>DS</sub> $t_{OED}$ Upper Input $t_{CLZ}$ Data In 🗕 $t_{CAC}$ $t_{AA}$ → t<sub>OEZ</sub> $t_{RAC}$ Upper Output

Data Out

Data Out

► t<sub>OED</sub>

Lower Input Lower Output



# Lower byte read-modify write waveform





## Fast page mode read waveform



## Fast page mode byte read waveform





## Fast page mode early write waveform



## Fast page mode byte early write waveform





# Fast page mode read-modify-write waveform



#### CAS-before-RAS refresh waveform

 $(\overline{WE} = V_{IH})$ 



# RAS-only refresh waveform

 $(\overline{WE} = \overline{OE} = V_{IH} \text{ or } V_{IL})$ 





# Fast page mode byte read-modify-write waveform





## Hidden refresh waveform (read)



## Hidden refresh waveform (write)





# CAS before RAS refresh counter test waveform





# <del>CAS</del>-before-<del>RAS</del> self refresh cycle



#### Typical AC and DC characteristics









# Package dimensions



|                | 44-pin TSOP II |           |  |  |  |
|----------------|----------------|-----------|--|--|--|
|                | Min            | Max       |  |  |  |
|                | (mm)           | (mm)      |  |  |  |
| A              |                | 1.2       |  |  |  |
| $A_1$          | 0.05           |           |  |  |  |
| $A_2$          | 0.95           | 1.05      |  |  |  |
| b              | 0.30           | 0.45      |  |  |  |
| С              | 0.127 (        | (typical) |  |  |  |
| D              | 18.28          | 18.54     |  |  |  |
| Е              | 10.03          | 10.29     |  |  |  |
| H <sub>e</sub> | 11.56          | 11.96     |  |  |  |
| e              | 0.80 (1        | ypical)   |  |  |  |
| l              | 0.40           | 0.60      |  |  |  |
|                | 40-pi          | n SOJ     |  |  |  |
|                | 400 mil        |           |  |  |  |
|                | Min            | Max       |  |  |  |
| A              | 0.128          | 0.148     |  |  |  |
| $A_1$          | 0.026          | -         |  |  |  |
| $A_2$          | 1.105          | 1.115     |  |  |  |
| В              | 0.026          | 0.032     |  |  |  |
| b              |                | 0.020     |  |  |  |
| С              | 0.007          | 0.013     |  |  |  |
|                |                |           |  |  |  |

1.020

0.395

0.435

0.370 (typical)

0.050 (typical)

1.035

0.405

0.445

#### Capacitance

## (f = 1 MHz, $T_a$ = Room Temperature, $V_{CC}$ = 5V ±10%)

D

Е

 $E_1$ 

 $E_2$ 

| <u> </u>          |                  | \                       |                         |     | /    |
|-------------------|------------------|-------------------------|-------------------------|-----|------|
| Parameter         | Symbol           | Signals                 | Test conditions         | Max | Unit |
|                   | C <sub>IN1</sub> | A0 to A8                | $V_{IN} = 0V$           | 5   | pF   |
| Input capacitance | C <sub>IN2</sub> | RAS, UCAS, LCAS, WE, OE | $V_{IN} = 0V$           | 7   | pF   |
| I/O capacitance   | C <sub>I/O</sub> | I/O0 to I/O15           | $V_{IN} = V_{OUT} = 0V$ | 7   | pF   |



# Ordering codes

| -25 ns            | -30 ns                                          | -35 ns            | -50 ns            |  |
|-------------------|-------------------------------------------------|-------------------|-------------------|--|
| AS4C256K16F0-25JC | 6K16F0-25JC AS4C256K16F0-30JC AS4C256K16F0-35JC |                   | AS4C256K16FO-50JC |  |
| AS4C256K16F0-25JI | AS4C256K16F0-30JI                               | AS4C256K16F0-35JI | AS4C256K16FO-50JI |  |
| AS4C256K16F0-25TC | AS4C256K16F0-30TC                               | AS4C256K16F0-35TC | AS4C256K16FO-50TC |  |
| AS4C256K16F0-25TI | AS4C256K16F0-30TI                               | AS4C256K16F0-35TI | AS4C256K16FO-50TI |  |

# Part numbering system

| AS4C        | 256K16F0      | -XX             | X                                                                               | C/I                                                                                  |
|-------------|---------------|-----------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| DRAM prefix | Device number | RAS access time | Package:<br>J = Plastic SOJ, 400 mil, 40-pin<br>T = TSOP II, 400 mil, 40/44-pin | Temperature Range:<br>C= Commercial (0 °C to 70 °C)<br>I= Industrial (-40°C to 85°C) |