

# Arithmetic and Logic Unit Second Part

#### Arquitectura de Computadoras

Arturo Díaz Pérez

Centro de Investigación y de Estudios Avanzados del IPN

Laboratorio de Tecnologías de Información

adiaz@cinvestav.mx

### Multiplication



- Multiplication can't be that hard!
  - It's just repeated addition.
  - If we have adders, we can do multiplication also.
- Remember that the AND operation is equivalent to multiplication on two bits:

| а | Ь | ab |
|---|---|----|
| 0 | 0 | 0  |
| 0 | 1 | 0  |
| 1 | 0 | 0  |
| 1 | 1 | 1  |

| а | b | a×b |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 0   |
| 1 | 0 | 0   |
| 1 | 1 | 1   |

#### Binary multiplication example



|   |   |        | ×           | 1<br>0           | 1           | 0<br>1 | 1<br>0 | Multiplicand<br>Multiplier |
|---|---|--------|-------------|------------------|-------------|--------|--------|----------------------------|
| + | 0 | 1<br>O | 1<br>1<br>0 | 0<br>1<br>0<br>0 | 0<br>0<br>1 | 0      | 0      | Partial products           |
|   | 1 | 0      | 0           | 1                | 1           | 1      | 0      | Product                    |

- Since we always multiply by either 0 or 1, the partial products are always either 0000 or the multiplicand (1101 in this example).
- There are four partial products which are added to form the result.
  - We can add them in pairs, using three adders.
  - Even though the product has up to 8 bits, we can use 4-bit adders if we "stagger" them leftwards, like the partial products themselves.

## A 2x2 binary multiplier



- The AND gates produce the partial products.
- For a 2-bit by 2-bit multiplier, we can just use two half adders to sum the partial products. In general, though, we'll need full adders.
- Here C<sub>3</sub>-C<sub>0</sub> are the product, not carries!



## A 4x4 multiplier circuit





## More on multipliers



- Notice that this 4-bit multiplier produces an 8-bit result
  - We could just keep all 8 bits
  - Or, if we needed a 4-bit result, we could ignore C4-C7, and consider it an overflow condition if the result is longer than 4 bits
- Multipliers are very complex circuits.
  - In general, when multiplying an m-bit number by an n-bit number:
    - » There are n partial products, one for each bit of the multiplier
    - » This requires n-1 adders, each of which can add m bits (the size of the multiplicand)
  - The circuit for 32-bit or 64-bit multiplication would be huge!

#### Multiplication: a special case



 In decimal, an easy way to multiply by 10 is to shift all the digits to the left, and tack a 0 to the right end.

 We can do the same thing in binary. Shifting left is equivalent to multiplying by 2:

11 x 10 = 110 (in decimal, 
$$3 \times 2 = 6$$
)

Shifting left twice is equivalent to multiplying by 4:

11 x 100 = 1100 (in decimal, 
$$3 \times 4 = 12$$
)

As an aside, shifting to the right is equivalent to dividing by 2.

$$110 \div 10 = 11$$
 (in decimal,  $6 \div 2 = 3$ )

#### Addition and multiplication summary



- Adder and multiplier circuits mimic human algorithms for addition and multiplication
- Adders and multipliers are built hierarchically
  - We start with half adders or full adders and work our way up
  - Building these functions from scratch with truth tables and K-maps would be pretty difficult
- The arithmetic circuits impose a limit on the number of bits that can be added. Exceeding this limit results in overflow
- There is a tradeoff between simple but slow circuits (ripple carry adders) and complex but fast circuits (carry lookahead adders)
- Multiplication and division by powers of 2 can be handled with simple shifting

## **Unsigned Combinational Multiplier**





- Stage i accumulates A \* 2 if B<sub>i</sub> == 1
- Q: How much hardware for 32 bit multiplier? Critical path?

#### How does it work?





- at each stage shift A left (x 2)
- use next bit of B to determine whether to add in shifted multiplicand
- accumulate 2n bit partial product at each stage

#### Unsigned shift-add multiplier (version 1)



64-bit Multiplicand reg, 64-bit ALU, 64-bit Product reg,
 32-bit multiplier reg



**Multiplier** = datapath + control



## **Observations on Multiply Version 1**



- 1 clock per cycle => ≈ 100 clocks per multiply
  - Ratio of multiply to add 5:1 to 100:1
- Half of bits in multiplicand always 0
   => 64-bit adder is wasted
- 0's inserted in left of multiplicand as shifted
   least significant bits of product never changed once formed
- Instead of shifting multiplicand to left, shift product to right?

#### **MULTIPLY HARDWARE Version 2**



32-bit Multiplicand reg, 32 -bit ALU, 64-bit Product reg,
 32-bit Multiplier reg



#### How to think of this?



Remember original combinational multiplier:



## Simply warp to let product move right...





 Multiplicand stay's still and product moves right





## Observations on Multiply Version 2



- Product register wastes space that exactly matches size of multiplier
  - => combine Multiplier register and Product register

#### **MULTIPLY HARDWARE Version 3**



32-bit Multiplicand reg, 32 -bit ALU, 64-bit Product reg,
 (0-bit Multiplier reg)





## Observations on Multiply Version 3



- 2 steps per bit because Multiplier & Product combined
- MIPS registers Hi and Lo are left and right half of Product
- Gives us MIPS instruction MultU
- How can you make it faster?
- What about signed multiplication?
  - easiest solution is to make both positive & remember whether to complement product when done (leave out the sign bit, run for 31 steps)
  - apply definition of 2's complement
    - » need to sign-extend partial products and subtract at the end
  - Booth's Algorithm is elegant way to multiply signed numbers using same hardware as before and save cycles

» can handle multiple bits at a time

### **Fast Multiplication Hardware**





### Divide: Paper & Pencil



See how big a number can be subtracted, creating quotient bit on each step

Binary => 1 \* divisor or 0 \* divisor

Dividend = Quotient x Divisor + Remainder => | Dividend | = | Quotient | + | Divisor |

3 versions of divide, successive refinement

Arquitectura de Computadoras

#### **DIVIDE HARDWARE Version 1**



 64-bit Divisor reg, 64-bit ALU, 64-bit Remainder reg, 32-bit Quotient reg



## Divide Algorithm Version 1

Start: Place Dividend in Remainder

1. Subtract the Divisor register from the

Remainder register, and place the result

in the Remainder register.



2a. Shift the Quotient register to the left setting the new rightmost bit to 1.

2b. Restore the original value by adding the Divisor register to the Remainder register, & place the sum in the Remainder register. Also shift the Quotient register to the left, setting the new least significant bit to 0.

3. Shift the Divisor register right 1 bit.

n+1 repetition2

No: < n+1 repetitions

Yes: n+1 repetitions (n = 4 here)

**Done** 

ALU2- 26

# Divide Algorithm Version 1



10 111

|                          | Quotient Divisor |      |      | Remainder |      |
|--------------------------|------------------|------|------|-----------|------|
| 0: Initial Values        | 0000             | 0010 | 0000 | 0000      | 0111 |
| 1: Rem = Rem-Div         | 0000             | 0010 | 0000 | 1110      | 0111 |
| 2b:Rem<0; +Div, sll Q<-0 | 0000             | 0010 | 0000 | 0000      | 0111 |
| 3: Shift Div Right       | 0000             | 0001 | 0000 | 0000      | 0111 |
| 1: Rem = Rem-Div         | 0000             | 0001 | 0000 | 111       | 0111 |
| 2b:Rem<0; +Div, sll Q<-0 | 0000             | 0001 | 0000 | 0000      | 0111 |
| 3: Shift Div Right       | 0000             | 0000 | 1000 | 0000      | 0111 |
| 1: Rem = Rem-Div         | 0000             | 0000 | 1000 | 111       | 1111 |
| 2b:Rem<0; +Div, sll Q<-0 | 0000             | 0000 | 1000 | 0000      | 0111 |
| 3: Shift Div Right       | 0000             | 0000 | 0100 | 0000      | 0111 |
| 1: Rem = Rem-Div         | 0000             | 0000 | 0100 | 0000      | 0011 |
| 2a:Rem>=0; sll Q <-1     | 0001             | 0000 | 0100 | (O)000    | 0011 |
| 3: Shift Div Right       | 0001             | 0000 | 0010 | 0000      | 0011 |
| 1: Rem = Rem-Div         | 0001             | 0000 | 0010 | 0000      | 0001 |
| 2a:Rem>=0; sll Q <-1     | 0011             | 0000 | 0010 | <u></u>   | 0001 |
| 3: Shift Div Right       | 0011             | 0000 | 0001 | 0000      | 0001 |

#### Observations on Divide Version 1



- Half of bits in divisor always 0
  - => half of 64-bit adder is wasted
  - => half of divisor is wasted
- Instead of shifting divisor to right, shift remainder to left?
- 1st step cannot produce a 1 in quotient bit (otherwise too big)
  - => switch order to shift first and then subtract, can save 1 iteration

#### **DIVIDE HARDWARE Version 2**



32-bit Divisor reg, 32-bit ALU, 64-bit Remainder reg,
 32-bit Quotient reg



## Divide Algorithm Version 2

Start: Place Dividend in Remainder

| Laboratorio de | La

2. Subtract the Divisor register from the left half of the Remainder register, & place the result in the left half of the Remainder register.

 $\frac{\textbf{Remainder} \geq 0}{\textbf{Remainder}} \frac{\textbf{Remainder} < 0}{\textbf{Remainder}}$ 

3a. Shift the Quotient register to the left setting the new rightmost bit to 1.

3b. Restore the original value by adding the Divisor register to the <u>left half of the Remainder</u> register, &place the sum in the <u>left half of the Remainder</u> register. Also shift the Quotient register to the left, setting the new least significant bit to 0.

 $\frac{\text{nth}}{\text{repetition}^2} \qquad \text{No: } < \underline{\textbf{n}} \text{ repetitions}$ 

**Done** 

Yes:  $\underline{\mathbf{n}}$  repetitions (n = 4 here)

ALU2- 30

# Divide Algorithm Version 2



|                        | Q۱   | otient | Divisor | Remainder        |
|------------------------|------|--------|---------|------------------|
| 0: Initial Values      |      | 0000   | 0010    | 0000 0111        |
| 1: sll Rem<-0          |      | 0000   | 0010    | 0000 1110        |
| 2: Rem = Rem-Div;      |      | 0000   | 0010    | <u>1110</u> 1110 |
| 3b:Rem<0; Rem+=Div;sll | Q<-0 | 0000   | 0010    | 0000 1110        |
| 1: sll Rem<-0          |      | 0000   | 0010    | 0001 1100        |
| 2: Rem = Rem-Div;      |      | 0000   | 0010    | <b>111</b> 1100  |
| 3b:Rem<0; Rem+=Div;sll | Q<-0 | 0000   | 0010    | 0001 1100        |
| 1: sll Rem<-0          |      | 0000   | 0010    | 0011 1000        |
| 2: Rem = Rem-Div;      |      | 0000   | 0010    | 0001 1000        |
| 3a:Rem>0; sll Q<-1     |      | 0001   | 0010    | 0001 1000        |
| 1: sll Rem<-0          |      | 0001   | 0010    | 0011 0000        |
| 2: Rem = Rem-Div;      |      | 0001   | 0010    | 0001 0000        |
| 3a:Rem>0; sll Q<-1     |      | 0011   | 0010    | 0001 0000        |

#### **Observations on Divide Version 2**



- Eliminate Quotient register by combining with Remainder as shifted left
  - Start by shifting the Remainder left as before.
  - Thereafter loop contains only two steps because the shifting of the Remainder register shifts both the remainder in the left half and the quotient in the right half
  - The consequence of combining the two registers together and the new order of the operations in the loop is that the remainder will shifted left one time too many.
  - Thus the final correction step must shift back only the remainder in the left half of the register

#### **DIVIDE HARDWARE Version 3**



◆ 32-bit Divisor reg, 32 -bit ALU, 64-bit Remainder reg,
 (0-bit Quotient reg)



## Divide Algorithm Version 3

Start: Place Dividend in Remainder

1. Shift the Remainder register left I bit hformación

2. Subtract the Divisor register from the left half of the Remainder register, & place the result in the left half of the Remainder register.

Test

Remainder  $\geq = 0$ 

Remainder < 0

Remainder

3a. Shift the Remainder register to the left setting the new rightmost bit to 1.

3b. Restore the original value by adding the Divisor register to the left half of the Remainder register, &place the sum in the left half of the Remainder register. Also shift the Remainder register to the left, setting the new least significant bit to 0.

nth repetition? No: < n repetitions

Yes: n repetitions (n = 4 here)

Arquitectura de Computador Shift left half of Remainder right 1 bit.

ALU2- 34

# Divide Algorithm Version 3



|                                       | Divisor | Remainder        |
|---------------------------------------|---------|------------------|
| 0: Initial Values                     | 0010    | 0000 0111        |
| 1: sll Rem<-0                         | 0010    | 0000 1110        |
| 2: Rem = Rem-Div;                     | 0010    | <u>1110</u> 1110 |
| 3b:Rem<0; Rem+=Div;sll Rem<-0         | 0010    | 0000 1110        |
| 1: sll Rem<-0                         | 0010    | 0001 1100        |
| 2: Rem = Rem-Div;                     | 0010    | <b>111</b> 1100  |
| 3b:Rem<0; Rem+=Div;sll Rem<-0         | 0010    | 0001 1100        |
| 1: sll Rem<-0                         | 0010    | 0011 1000        |
| 2: Rem = Rem-Div;                     | 0010    | 0001 1000        |
| 3a:Rem>0; sll Rem<-1                  | 0010    | 0001 1001        |
| 1: sll Rem<-0                         | 0010    | 0011 0010        |
| 2: Rem = Rem-Div;                     | 0010    | 0001 0010        |
| <pre>3a:Rem&gt;0; sll Rem&lt;-1</pre> | 0010    | 0001 0011        |

#### **Observations on Divide Version 3**



- Same Hardware as Multiply: just need ALU to add or subtract, and 63-bit register to shift left or shift right
- Hi and Lo registers in MIPS combine to act as 64-bit register for multiply and divide
- Signed Divides: Simplest is to remember signs, make positive, and complement quotient and remainder if necessary
  - Note: Dividend and Remainder must have same sign
  - Note: Quotient negated if Divisor sign & Dividend sign disagree e.g., -7 ÷ 2 = -3, remainder = -1
- Possible for quotient to be too large: if divide 64-bit integer by 1, quotient is 64 bits ("called saturation")

### Summary



- Multiply: successive refinement to see final design
  - 32-bit Adder, 64-bit shift register, 32-bit Multiplicand Register
- Division: successive refinement to see final design
  - 32-bit Adder, 64-bit shift register, 32-bit Divisor Register

## **Hw5: Assignments**



| 1 | Claudia Méndez<br>Garza | Design an 8-bit carry look ahead adder Develop equations Draw a schematic Indicate delays |  |  |
|---|-------------------------|-------------------------------------------------------------------------------------------|--|--|
| 2 | José Ramírez Uresti     | Design a signed 8x8 multiplier + times +, - times - + times -, - times +                  |  |  |
| 3 | Víctor Echeverría Ríos  | Design a signed 8x8 divider + times +, - times - + times -, - times +                     |  |  |

- Prepare a ppt presentation explaining the design and send it by email
- Due date: October 13th, 2007.