# ARCH CS2201 - 2020II

# Lab 07: Multicycle Processor Implementation

{TA:ariana.villegas, TA: jose.sanchez.a, Prof.: jgonzalez}@utec.edu.pe

#### Introduction

In this lab and the next, you will design and build your own multicycle ARM processor.

Your multicycle processor should match the design from the textbook, which is reprinted in Figure 1 (at the end of this guide) for your convenience. It should handle the following instructions: ADD, SUB, AND, and ORR (with register and immediate operands, but no shifts), LDR and STR (with positive immediate offset), and B.

The multicycle processor is divided into three units: the controller, datapath, and mem (memory) units. Note that the mem unit contains the shared memory used to hold both data and instructions. Also note that the controller unit comprises both the Decode and Conditional Logic units. We've repeated the control unit diagram in Figure 2 (at the end of this guide) for your convenience.

In this lab you will design and test the controller.

#### **Overall Design**

Now you will begin the hardware implementation of your multicycle ARM processor. First, separate the modules from arm multi.v in different files.

The arm module instantiates both the datapath and the control unit (called the controller module). You will design the controller module (and all of its submodules) in this lab.

**Note:** In the next lab (Lab08), you will design the datapath. The memory is essentially identical to the data memory from Lab 06 and will be provided for you.

#### **Control Unit Design**

The control unit (controller) is the most complex part of the multicycle processor. It consists of two modules: Decode (decode) and Conditional Logic (condlogic). decode instantiates the Main FSM (mainfsm) and includes logic for the ALU Decoder, PC Logic, and Instruction Decoder. On reset, the Main FSM should start at State 0 (DECODE). The state transition diagram is given in Figure 3 (at the end of this guide).

The controller, decode, condlogic, and mainfsm headers are given in arm\_multi.v showing the inputs and outputs for each module. A portion of the Verilog code for the control units has been given to you. Complete the Verilog code to completely design the hardware of the controller and its submodules. Remember that you can reuse code from the single-cycle processor of Lab 06. Please see Figure 2 at the end of this handout for a change to the Condition Logic module.

### **Generating Control Signals**

Before you begin developing the hardware for your ARM multicycle processor, you'll need to determine the correct control signals for each state in the multicycle processor's state transition diagram. This state transition diagram is shown in Figure 7.41 in the book and in Figure 3 at the end of this guide. Complete the output table of the Main FSM in Table 1 at the end of this handout. Give the FSM control word in hexadecimal for each state. The first two rows are filled in as examples.

Be careful with this step. It takes much longer to debug an erroneous circuit than to design it correctly the first time.

### **Testing**

Create a controller\_tb.v testbench for the controller module. Test each of the instructions that the processor should support: ADD, SUB, AND, and ORR (with register and immediate operands, but no shifts), LDR and STR (with positive immediate offset), and B. Be sure to test both taken and nontaken branches. From Figure 2, the controller inputs are: CLK, reset, Cond<sub>3:0</sub>, Op<sub>1:0</sub>, Funct<sub>5:0</sub>, Rd<sub>3:0</sub>, and ALUFlags<sub>3:0</sub>. The Verilog header for controller lists clk, reset, Instr[31:12], and ALUFlags[3:0] as inputs. Recall from the machine code formats that Instr[31:12] includes the Cond, Op, Funct, and Rd fields (as well as Rn, which is not used).

Your test bench should apply the inputs to controller (clk, reset, Instr[31:12], and ALUFlags[3:0]). Visually inspect the states and outputs to verify that they match your expectations from Table 1. If you find any errors, debug your circuit and correct the errors. Save a copy of your waveforms showing the inputs, state, and control outputs at each state.

#### Guideline

- Create your folders with the names: Exercise 1. Submit your solution as a .zip file via Gradescope with: 1) folders with required files (Verilog source, testbench, and vcd waveforms), 2) report in .pdf (outside of the folders).
- Deadline: Check in Canvas "Tareas" Section> Lab07.
- It is not allowed to use partially or total solutions from online forums or another type of source. **Propose your own solutions.** If not, grade is zero (0) according to UTEC rules.

Please turn in each of the following items in the report, clearly labeled and in the following order (poorly organized submissions will lose points):

- 1. A completed Main FSM output table (Table 1).
- 2. Your arm\_multi.v file highlighting your controller, decode, condlogic, and mainfsm modules.
- 3. Your controller\_tb.v testbench module.
- 4. Simulation waveforms of the controller module showing (in the given order): CLK, Reset, Cond, OP, Funct, Rd, ALUFlags, ALUControl, ImmSrc, RegSrc, RegWrite, MemWrite, PCWrite, state, and the entire control word (i.e. the 4-nibble word you entered in Table 1) demonstrating each instruction (including taken and non-taken branches). Display all signals in hexadecimal. Does it match your expectations?

| State<br>(Name) | NextPC | Branch | MemW | RegW | IRWrite | AdrSrc | ResultSrc $_1$ | ALUSTCA1:0 | 4 | ALUSrcB <sub>1:0</sub> | ALUOp | FSM Control<br>Word |
|-----------------|--------|--------|------|------|---------|--------|----------------|------------|---|------------------------|-------|---------------------|
| 0 (Fetch)       | 1      | 0      | 0    | 0    | 1       | 0      | 10             | 0          | 1 | 10                     | 0     | 0x114C              |
| 1 (Decode)      | 0      | 0      | 0    | 0    | 0       | 0      | 10             | 0          | 1 | 10                     | 0     | 0x004C              |
| 2 (MemAdr)      |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 3 (MemRead)     |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 4 (MemWB)       |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 5 (MemWrite)    |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 6 (ExecuteR)    |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 7 (ExecuteI)    |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 8 (ALUWB)       |        |        |      |      |         |        |                |            |   |                        |       |                     |
| 9 (Branch)      |        |        |      |      |         |        |                |            |   |                        |       |                     |

Table 1. Main FSM output



Figure 1. ARM Multicycle Processor



Figure 2. ARM Multicycle Control: (a) controller, (b) Decode unit, (c) Conditional Logic unit



Figure 3. ARM Main FSM state transition diagram