

# **RZ/A2M Group**

# Example of booting from HyperFlash™ using HyperBus™ controller

## Introduction

This application note describes an example of booting from the HyperFlash via the HyperBus<sup>™</sup> controller of RZ/A2M by using the boot mode 7 (HyperFlash<sup>™</sup> boot 2 1.8-V product).

#### **Target Device**

RZ/A2M

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

Note: HyperBus<sup>™</sup>/HyperFlash<sup>™</sup>/HyperRAM<sup>™</sup> are trademarks of Cypress Semiconductor Corporation.



# Contents

| 1.    | Specification                                                                  | 4  |
|-------|--------------------------------------------------------------------------------|----|
| 1.1   | Booting from HyperFlash                                                        | 4  |
| 1.2   | Peripheral Functions Used                                                      | 6  |
| 2.    | Operation Confirmation Conditions                                              | 8  |
| 3.    | Reference Application Note                                                     | 9  |
| 4.    | Hardware                                                                       | 10 |
| 4.1   | Hardware Configuration                                                         | 10 |
| 4.2   | Used Pins List                                                                 | 11 |
| 5.    | Software                                                                       | 12 |
| 5.1   | Operation Overview                                                             | 12 |
| 5.1.  | 1 Terms Related to HyperFlash Boot                                             | 12 |
| 5.1.2 | 2 Operation Overview of Sample Code Overall                                    | 13 |
| 5.1.3 | 3 Operation Overview of Loader Program                                         | 14 |
| 5.1.4 | 4 Application Program                                                          | 16 |
| 5.2   | Peripheral Function Setting and Memory Allocation when Sample Code is Executed | 19 |
| 5.2.  | 1 Setting for Peripheral Functions                                             | 19 |
| 5.2.2 | 2 Memory Mapping                                                               | 20 |
| 5.2.3 | 3 Virtual Address Space Used in the Application Program                        | 21 |
| 5.2.4 | 4 Section Assignment in Sample Code                                            | 23 |
| 5.3   | Interrupts Used                                                                | 26 |
| 5.4   | Data Types                                                                     | 26 |
| 5.5   | Constants Used by the Loader Program                                           | 27 |
| 5.6   | Structures/Unions                                                              | 30 |
| 5.7   | Variables                                                                      | 34 |
| 5.8   | Functions                                                                      | 35 |
| 5.9   | Function Specification                                                         | 37 |
| 5.10  | Loader Program Flowcharts                                                      | 44 |
| 5.10  | .1 Loader Program – Overall                                                    | 44 |
| 5.10  | .2 R_SC_HardwareSetup Function                                                 | 45 |
| 5.10  | .3 HyperBus Controller Initial Setting                                         | 46 |
| 5.10  | .4 HyperFlash setting                                                          | 47 |
| 5.11  | Application Program Flowchart                                                  | 48 |
| 5.11  | .1 Application Program – Overall                                               | 48 |
| 5.11  | .2 R_SC_HardwareSetup Function                                                 | 48 |
| 5.11  | .3 HyperBus Controller Initial Setting                                         | 49 |
| 5.11  | .4 HyperRAM Initial Setting                                                    | 50 |
|       |                                                                                |    |



# RZ/A2M Group

| 5.12        | Function for HyperFlash and HyperRAM Access Flowchart                   | 51 |
|-------------|-------------------------------------------------------------------------|----|
| 5.12.1      | 1 Read function for HyperFlash Volatile Configuration Register          | 51 |
| 5.12.2      | 2 Write Function for HyperFlash Volatile Configuration Register (VCR)   | 52 |
| 5.12.3      | Read Function for HyperRAM Configuration Register 0 (CR0)               | 53 |
| 5.12.4      | Write Function for HyperRAM Configuration Register 0 (CR0)              | 54 |
| 5.12.5      | 5 Function to Specify Area (Memory or Register) when Accessing HyperRAM | 54 |
| 6. <i>A</i> | Application Example                                                     | 55 |
| 6.1         | HyperBus Controller Setting                                             | 55 |
| 6.2         | HyperFlash Latency Clock Setting                                        | 56 |
| 6.3         | HyperRAM Latency Clock Setting                                          | 56 |
| 7. \$       | Sample Code Precautions                                                 | 57 |
| 7.1         | HyperFlash and HyperRAM Register Access                                 | 57 |
| 8. \$       | Sample Code                                                             | 58 |
| 9. F        | Reference Documents                                                     | 58 |
| Revis       | sion History                                                            | 59 |

#### 1. Specification

# 1.1 Booting from HyperFlash

In boot mode 7, RZ/A2M boots from HyperFlash allocated to the HyperFlash space. Figure 1.1 shows the Conceptual diagram of boot mode 7.



Figure 1.1 Conceptual diagram of boot mode 7

The conceptual diagram of boot mode 7 operation is described below.

- 1 When RZ/A2M starts up by boot mode 7, the boot startup on-chip ROM program runs after power-on reset is canceled.
- 2 The boot startup on-chip ROM program sets the CPG register, selects the HyperBus-related pins for use to enable to directly run programs allocated to the HyperFlash space.
- 3 The HyperFlash loader program is executed.
- 4 Both the HyperBus controller and HyperFlash initial setting program are transferred from HyperFlash to the large-capacity on-chip RAM.
- 5 The execution branches to the destination RAM address of transferred program.
- 6 Both the HyperBus controller and HyperFlash settings are changed via the HyperBus controller initial setting program.
- 7 The execution branches to the start address of the application program.

Immediately after the boot startup on-chip ROM program is executed, RZ/A2M is set to perform low speed access of HyperFlash, so it is necessary for the user program to provide the settings to enable high-speed access to HyperFlash. For the purpose of this setting, this application note describes how to allocate the loader program which provides optimal settings to the HyperFlash used by the customer to the start address (H'3000\_0000) of the HyperFlash space branched by the boot startup on-chip ROM program, and then branch to the customer-created application program (user program) after the setting process to enable high-speed access to the HyperFlash in the loader program has been executed.

#### 1.2 Peripheral Functions Used

This sample code not only configures the HyperBus controller but also initializes the clock pulse generator, interrupt controller, general-purpose input/output ports, memory management unit, primary cache (L1 cache), and secondary cache (L2 cache).

In this application note, the Clock pulse generator is referred to as the CPG, the Interrupt controller as the INTC, the OS timer as the OSTM, the Serial communication interface with FIFO as the SCIFA, the General I/O ports as the GPIO, the Power-down modes as the STB, and the Memory management unit as the MMU.

Table 1.1 summarizes Peripheral functions and their applications, and Figure 1.2 shows Operating environment for the sample code.

Table 1.1 Peripheral functions and their applications

| Peripheral function                                     | Application                                                                                                                                                                                            |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HyperBus controller                                     | In the memory-map read mode, the CPU generates a signal for direct read from HyperFlash connected to the HyperFlash                                                                                    |
|                                                         | space.                                                                                                                                                                                                 |
| Clock pulse generator (CPG)                             | Generates the operating clocks of several frequencies for RZ/A2M.                                                                                                                                      |
| Interrupt controller (INTC)                             | Used to control interrupts for OSTM channel 0, OSTM channel 2, and SCIFA channel 4                                                                                                                     |
| OS timer (OSTM)                                         | Uses OSTM channel 0 and channel 2                                                                                                                                                                      |
|                                                         | OSTM channel 0                                                                                                                                                                                         |
|                                                         | Generates the intervals at which an LED is turned on and off.                                                                                                                                          |
|                                                         | OSTM channel 2                                                                                                                                                                                         |
|                                                         | Used for time management via OS Abstraction Layer                                                                                                                                                      |
| Serial communication interface with FIFO (SCIFA)        | Used for communication with host PC via SCIFA channel 4                                                                                                                                                |
| General I/O ports (GPIO)                                | Used to switch the multiplexed pin functions for SCIFA channel 4, and to control a pin for turning on and turning off the LED.                                                                         |
| Power-down modes (STB)                                  | Used to cancel the module standby state of the RZ/A2M's peripheral I/O, and to enable writing to the on-chip data retention RAM.                                                                       |
| Memory management unit (MMU),<br>L1 cache, and L2 cache | Generates translation tables such as specification of the valid area of L1 cache or specification of the memory type in the RZ/A2M external address space, and sets the L1 cache and L2 cache enabled. |



Figure 1.2 Operating environment

# 2. Operation Confirmation Conditions

The operation of the sample code accompanying this application note has been confirmed under the conditions below.

Table 2.1 Operation confirmation conditions (1/2)

| Item                   | Description                                                       |
|------------------------|-------------------------------------------------------------------|
| MCU used               | RZ/A2M                                                            |
| Operating frequency*   | CPU clock (Iφ): 528 MHz                                           |
|                        | Image processing clock (Gφ): 264 MHz                              |
|                        | Internal bus clock (Βφ): 132 MHz                                  |
|                        | Peripheral clock 1 (P1φ): 66 MHz                                  |
|                        | Peripheral clock 0 (P0φ): 33 MHz                                  |
|                        | HM_CK/HM_CK#: 132 MHz                                             |
|                        | CKIO: 132 MHz                                                     |
| Operating voltage      | Power supply voltage (I/O): 3.3 V                                 |
|                        | Power supply voltage (PVcc_HO): 1.8 V                             |
|                        | Power supply voltage (internal): 1.2 V                            |
| Integrated development | e <sup>2</sup> studio V7.6.0                                      |
| environment            |                                                                   |
| C compiler             | GNU Arm Embedded Toolchain 6-2017-q2-update                       |
|                        | Compiler option (addition of directory path excluded)             |
|                        | Release configuration:                                            |
|                        | -mcpu=cortex-a9 -march=armv7-a -marm                              |
|                        | -mlittle-endian -mfloat-abi=hard -mfpu=neon -mno-unaligned-access |
|                        | -Os -ffunction-sections -fdata-sections -Wunused -Wuninitialized  |
|                        | -Wall -Wextra -Wmissing-declarations -Wconversion -Wpointer-arith |
|                        | -Wpadded -Wshadow -Wlogical-op -Waggregate-return -Wfloat-equal   |
|                        | -Wnull-dereference -Wmaybe-uninitialized -Wstack-usage=100        |
|                        | -fabi-version=0                                                   |
|                        | Hardware Debug configuration:                                     |
|                        | -mcpu=cortex-a9 -march=armv7-a -marm                              |
|                        | -mlittle-endian -mfloat-abi=hard -mfpu=neon -mno-unaligned-access |
|                        | -Og -ffunction-sections -fdata-sections -Wunused -Wuninitialized  |
|                        | -Wall -Wextra -Wmissing-declarations -Wconversion -Wpointer-arith |
|                        | -Wpadded -Wshadow -Wlogical-op -Waggregate-return -Wfloat-equal   |
|                        | -Wnull-dereference -Wmaybe-uninitialized -g3 -Wstack-usage=100    |
|                        | -fabi-version=0                                                   |

Note: The operating frequency used in clock mode 1 (Clock input of 24 MHz from EXTAL pin)

Table 2.2 Operation confirmation conditions (2/2)

| Item                          | Description                                              |
|-------------------------------|----------------------------------------------------------|
| Operating mode                | HyperFlash boot 7 (HyperFlash Booting 2 1.8-V product)   |
| Communication setting of the  | Baud rate: 115200 bps                                    |
| terminal software             | Data length: 8 bits                                      |
|                               | Parity: None                                             |
|                               | Stop bits: 1 bit                                         |
|                               | Flow control: None                                       |
| Boards used                   | RZ/A2M CPU board RTK7921053C00000BE                      |
|                               | RZ/A2M SUB board RTK79210XXB00000BE                      |
| Devices used                  | HyperBus MCP (HyperFlash: 64 Mbytes, HyperRAM: 8 Mbytes) |
| (functions used on the board) | Manufacturer: Cypress, Product name: S71KS512SC0BHV000   |
|                               | RL78/G1C (Converts between USB communication and serial  |
|                               | communication to communicate with the host PC.)          |
|                               | • LED1                                                   |

# 3. Reference Application Note

For additional information associated with this document, refer to the following application note.

• RZ/A2M Group: Example of Initialization (R01AN4321)

#### 4. Hardware

# 4.1 Hardware Configuration

In the HyperFlash boot example introduced in this application note, processing is performed by the programs stored in the HyperFlash connected to the HyperFlash space using boot mode 7. Figure 4.1 shows the Connection example for booting from HyperFlash in boot mode 7.



HyperBus controller's HyperRAM space can be accessed.

Figure 4.1 Connection example for booting from HyperFlash in boot mode 7

the HyperFlash connected to the HyperBus controller's HyperFlash space is accessed. In the processing of the application program in this sample code, the HyperRAM connected to the

# 4.2 Used Pins List

Table 4.1 shows the Pins used and their functions.

Table 4.1 Pins used and their functions

| Pin name   | I/O              | Function                                           |
|------------|------------------|----------------------------------------------------|
| MD_BOOT2   | Input            | Select boot mode (set to boot mode 7)              |
| MD_BOOT1   | Input            | MD_BOOT2: "H", MD_BOOT1: "H", MD_BOOT0: "H"        |
| MD_BOOT0   | Input            |                                                    |
| HM_CK      | Output           | HyperBus controller differential clock             |
| HM_CK#     | Output           | HyperBus controller differential clock             |
| HM_CS0#    | Output           | HyperBus controller chip select 0 (for HyperFlash) |
| HM_CS1#    | Output           | HyperBus controller chip select 1 (for HyperRAM)   |
| HM_DQ[7:0] | Input and output | HyperBus controller data                           |
| HM_RWDS    | Input and output | HyperBus controller read/write data mask           |
| HM_RESET#  | Output           | Reset from HyperBus controller                     |
| P6_0       | Output           | Turns LED on and off                               |
| RxD4(P9_1) | Input            | Serial receive data signal                         |
| TxD4(P9_0) | Output           | Serial transmit data signal                        |

Note: # is the symbol that indicates negative logic (or active low).

#### 5. Software

# 5.1 Operation Overview

This section provides an overview of the sample code operation presented in this application note.

# 5.1.1 Terms Related to HyperFlash Boot

Table 5.1 lists the Terms related to HyperFlash boot in this application note.

Table 5.1 Terms related to HyperFlash boot

| Term                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Boot startup on-chip ROM program   | This program provides settings to directly execute the programs stored in the HyperFlash connected to the HyperFlash space when started up in boot mode 7 (HyperFlash boot 2 1.8-V product). RZ/A2M branches to the address of H'3000_0000 which is the start address of the HyperFlash space after the boot startup on-chip ROM program has been executed. Since this program is stored in the on-chip ROM of RZ/A2M, it does not need to be created by the customer.                                                                                                                               |
| Loader program                     | This program is executed after the boot startup on-chip ROM program process has completed.  The loader program makes settings to the HyperBus controller and the registers in the HyperFlash corresponding to the HyperFlash used by the customer, and then branches to the start address of the application program.  The loader program should be created by the customer according to the specifications of the HyperFlash to be used while referring to this application note. In the sample code, the initial settings are optimized for use with the Cypress HyperBus MCP (S71KS512SC0BHV000). |
| Application program (User program) | This program should be created by customers according to their system to be used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

#### 5.1.2 Operation Overview of Sample Code Overall

The sample code consists of the loader program and the application program executed after completing the process of boot startup on-chip ROM program.

1 Loader program (Project name: rza2m\_hyperflash\_boot\_loader\_gcc) The loader program provides optimal settings to the HyperFlash used (Cypress HyperBus MCP (S71KS512SC0BHV000)). The loader program should be located at the start address (H'3000\_0000) of the HyperFlash space branched from the boot startup on-chip ROM program. After the loader program is executed, validating signature in the application program, is performed, and the execution branches to the start address of the application program.

The start address of the application program is specified by the symbol definition application base address" of the linker script "linker script.ld".

2 Application program (Project name: rza2m\_hyperflash\_boot\_sample\_osless\_gcc) This is a program to be executed after optimal settings for HyperFlash are provided in the loader program. Change the allocation address so that the VECTOR\_TABLE section of the application program matches the address that is specified in "\_\_application\_base\_address." In the sample code, the application program is located at the address H'3004\_0000.

Figure 5.1 shows the Operation overview of sample code in this application note.



Figure 5.1 Operation overview of sample code

#### 5.1.3 Operation Overview of Loader Program

The loader program is executed after completing the process of the boot startup on-chip ROM program. The loader program should be located at the start address (H'3000\_0000) of the HyperFlash space branched from the boot startup on-chip ROM program.

The boot startup on-chip ROM program makes setting enable the HyperBus controller to access HyperFlash. The settings enable reading for the HyperFlash connected to RZ/A2M, and enable the direct execution of programs located in the HyperFlash space. RZ/A2M is set to allow for general access to HyperFlash, therefore it is necessary to execute processes to optimize access to the HyperFlash used in the customer's loader program (such as change of clock frequencies, and latency change of process to match the HyperFlash specifications).

Because the loader program's HyperBus controller setting process and the HyperFlash register change process cannot be set by a program allocated to the HyperFlash space, these processes must be transferred to the large-capacity on-chip RAM and executed there.

Refer to Table 5.2 for the settings after execution of the boot startup on-chip ROM program and loader program.

Table 5.2 shows the settings made by the boot startup on-chip ROM program and the loader program.

After the loader program makes the settings shown in Table 5.2, it branches to the start address of the application program. In the sample code, the application program is located at the address H'3004 0000.

Table 5.2 Settings for the boot startup on-chip ROM program and loader program

|                    | Item                                       | After execution of boot startup on-chip ROM program                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | After execution of loader program |
|--------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|
| CPG setting        | Operating clock settings                   | Ιφ = 132 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ιφ = 528 MHz                      |
|                    | Clock input of 24 MHz from EXTAL pin       | Gφ = 264 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Gφ = 264 MHz                      |
|                    | in clock mode 1                            | Bφ = 132 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Bφ = 132 MHz                      |
|                    |                                            | P1φ = 66 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P1φ = 66 MHz                      |
|                    |                                            | P0φ = 33 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | P0φ = 33 MHz                      |
|                    | HYPCLK selection                           | Select P1¢                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Select G¢                         |
|                    | SCLKSEL.HYMCR[1:0]                         | B'01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | B'11                              |
| HyperBus           | Maximum time setting enable:               | HM_CS0# signal Low time is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | not set                           |
| controller setting | MCR0.MAXEN                                 | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                   |
|                    | Maximum time setting:                      | MCR0.MAXEN is set to "0", s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | so maximum time setting is        |
|                    |                                            | disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                   |
|                    | MCR0.MAXLEN[8:0]                           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                   |
|                    | Read chip select timing setting:           | Time from when HM_CS0# s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                   |
|                    |                                            | the start of the next read acco                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ess                               |
|                    | MTR0.RCSHI[3:0]                            | B'0000 (1.5 clock cycles)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |
|                    | Write chip select timing setting:          | Time from when HM_CS0# s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | · ·                               |
|                    | ATTO MODULE OF                             | the start of the next write acc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ess                               |
|                    | MTR0.WCSHI[3:0]                            | B'0000 (1.5 clock cycles)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                   |
|                    | Read chip select set up timing setting:    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ignal has been asserted until     |
|                    | MTR0.RCSS[3:0]                             | the start of the next read according by the start of the next read according to the start of the start of the next read according to the next rea | ess                               |
|                    | Write chip select set up timing setting:   | ` ',                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ignal has been asserted until     |
|                    | write chip select set up tilling setting.  | the start of the next write acc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                   |
|                    | MTR0.WCSS[3:0]                             | B'0000 (1 clock cycle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | C33                               |
|                    | Read chip select hold timing setting:      | Time from when read access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | was completed until the           |
|                    | read only select floid uning setting.      | HM_CS0# signal is negated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | was completed until the           |
|                    | MTR0.RCSH[3:0]                             | B'0000 (1 clock cycle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                   |
|                    | Write chip select hold timing setting:     | Time from when write access                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | was completed until the           |
|                    |                                            | HM_CS0# signal is negated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | '                                 |
|                    | MTR0.RCSH[3:0]                             | B'0000 (1 clock cycle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                   |
| HyperFlash         | Volatile Configuration Register            | 16 clock read latency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13 clock read latency             |
| register setting   |                                            | xVCR[7:4] = B'1011                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | xVCR[7:4] = B'1000                |
| Other              | CP15 system control register vector bit    | 1 (High vector)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0 (Low vector)                    |
|                    | CP15 vector-based address register (VBAR)* | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | H'3000_0000                       |

Note: It is possible to allocate either a high vector (H'FFFF\_0000) or low vector (H'0000\_0000) to the vector base address depending on the setting of the CP15 system control register's V bit, and if set to low vector, it is possible to set the vector base address via VBAR.

#### 5.1.4 Application Program

#### (1) Operation of the application program

This application program shows an example of access to the HyperRAM connected to RZ/A2M, by setting the HyperRAM space's HyperBus controller and HyperRAM register, then performing write and read processes for the area allocated to the HyperRAM space.

After a reset is cancelled, the boot startup on-chip ROM program and loader program are executed in that order. It then branches to the startup processing for the application program that is allocated to address H'3004\_0000.

In the startup process, after the stack pointer has been set, as shown in Table 5.3, the HyperBus controller and HyperRAM register settings are implemented to enable access to HyperRAM\*. The settings for the MMU and FPU are executed, and the section initialization is performed, after that, the execution branches to the resetprg function.

In the resetprg function, after RTC and USB unused channel initialization processing is executed, L1 cache and L2 cache are enabled and INTC initialization is performed. The large-capacity on-chip RAM address is set in VBAR to enable high-speed interrupt processing, IRQ interrupt and FIQ interrupt are enabled, and the main function is called.

In the main function for this application program, the CPG, OSTM channel 0, SCIFA channel 4, and GPIO initial setting processing is performed. As a result of this initialization processing, the main function outputs the character strings (startup message) to the terminal on the host PC connected with the serial interface and sets the OSTM channel 0 timer to interval timer mode to activate the timer. It generates the OSTM channel 0 interrupt with a cycle of 500 ms and repeats turning on/off the LED on the CPU board every 500 ms using such interrupt.

For details on the initialization executed by the application program, refer to the application note "RZ/A2M Group Example of Initialization".

In addition, in the main function of this application program, a write to the HyperRAM cache disable area is performed.

Note: Setting of the HyperBus controller corresponding with HyperRAM space is performed before section initialization to allow the HyperRAM to be used as work RAM area, and access to the HyperRAM register is performed before the MMU enable setting (Access to the HyperRAM register requires setting the memory attribute to the strongly-ordered attribute or the device attribute's HyperRAM area).

R01AN4658EJ0100 Rev.1.00 Dec.20.19 Table 5.3 shows the HyperBus controller and HyperRAM register settings for the application program.

Table 5.3 HyperBus controller and HyperRAM register settings

|                    | Item                                     | After execution of application program                |
|--------------------|------------------------------------------|-------------------------------------------------------|
| HyperBus           | Maximum time setting enable:             | HM_CS1# signal Low time is set                        |
| controller setting | MCR1.MAXEN                               | 0                                                     |
|                    | Maximum time setting:                    | MCR1.MAXEN is set to "0", so maximum time setting is  |
|                    |                                          | disabled                                              |
|                    | MCR1.MAXLEN[8:0]                         | _                                                     |
|                    | Access target:                           | Access target during read/write                       |
|                    | MCR1.CRT                                 | 0 (memory base)                                       |
|                    | Device type:                             |                                                       |
|                    | MCR1.DEVTYPE                             | 1 (HyperRAM)                                          |
|                    | Read chip select timing setting:         | Time from when HM_CS1# signal has been negated until  |
|                    |                                          | the start of the next read access                     |
|                    | MTR1.RCSHI[3:0]                          | B'0000 (1.5 clock cycles)                             |
|                    | Write chip select timing setting:        | Time from when HM_CS1# signal has been negated until  |
|                    |                                          | the start of the next write access                    |
|                    | MTR1.WCSHI[3:0]                          | B'0000 (1.5 clock cycles)                             |
|                    | Read chip select set up timing setting:  | Time from when HM_CS1# signal has been asserted until |
|                    |                                          | the start of the next read access                     |
|                    | MTR1.RCSS[3:0]                           | B'0000 (1 clock cycle)                                |
|                    | Write chip select set up timing setting: | Time from when HM_CS1# signal has been asserted until |
|                    |                                          | the start of the next write access                    |
|                    | MTR1.WCSS[3:0]                           | B'0000 (1 clock cycle)                                |
|                    | Read chip select hold timing setting:    | Time from when read access was completed until the    |
|                    |                                          | HM_CS1# signal is negated.                            |
|                    | MTR1.RCSH[3:0]                           | B'0000 (1 clock cycle)                                |
|                    | Write chip select hold timing setting:   | Time from when write access was completed until the   |
|                    |                                          | HM_CS1# signal is negated.                            |
|                    | MTR1.RCSH[3:0]                           | B'0000 (1 clock cycle)                                |
|                    | Latency setting:                         |                                                       |
|                    | MTR1.LTCY[3:0]                           | B'0000 (5 clock cycles)                               |
| HyperRAM           | Configuration Register 0                 |                                                       |
| register setting   |                                          | CR0[7:4] = B'0000 (5 clock latency)                   |

#### (2) Notes to be observed when creating an application program

The application program should be allocated to the address branched from the loader program. Note that the application program should be allocated to the different sector in HyperFlash from the one in the loader program.

The sector size of HyperFlash in the Cypress HyperBus MCP (S71KS512SC0BHV000) mounted on the RZ/A2M CPU board is 256 KB. In the sample code, the application program is allocated to the address of H'3004 0000 in sector 01.

Figure 5.2 shows the Sample code program allocation.



Figure 5.2 Sample code program allocation

The start address of the application program can be changed by making the following changes:

- Project for the loader program The branch to the starting address of the application program is executed by the loader program (reset handler.asm). Specify the destination of branch with the symbol definition application\_base\_address" in the linker script "linker\_script.ld".
- Project for the application program Change the allocation address so that the VECTOR TABLE section of the application program matches the address that is specified in " application base address".

# 5.2 Peripheral Function Setting and Memory Allocation when Sample Code is Executed

## **5.2.1 Setting for Peripheral Functions**

Table 5.4 lists the Setting for peripheral functions during execution of the sample code.

Table 5.4 Setting for peripheral functions

| Module              | Setting                                                                                                                                                         |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPG                 | CPU clock: Set to 1/2 the PLL circuit frequency                                                                                                                 |
|                     | Internal bus clock: Set to 1/8 the PLL circuit frequency                                                                                                        |
|                     | Peripheral clock 1 (P1φ): Set to 1/16 the PLL circuit frequency                                                                                                 |
|                     |                                                                                                                                                                 |
|                     | If the input clock is 24 MHz in clock mode 1 (divider 1: ×1/2, PLL circuit: ×88),                                                                               |
|                     | set to the following frequencies                                                                                                                                |
|                     | • CPU clock (Ιφ): 528 MHz                                                                                                                                       |
|                     | <ul> <li>Image processing clock (Gφ): 264 MHz</li> </ul>                                                                                                        |
|                     | <ul> <li>Internal bus clock (Βφ): 132 MHz</li> </ul>                                                                                                            |
|                     | <ul> <li>Peripheral clock 1 (P1φ): 66 MHz</li> </ul>                                                                                                            |
|                     | <ul> <li>Peripheral clock 0 (P0φ): 33 MHz</li> </ul>                                                                                                            |
|                     | <ul> <li>HM_CK/HM_CK#: 132 MHz (When Gφ selected)</li> </ul>                                                                                                    |
|                     | CKIO clock: 132 MHz (When Bφ selected)                                                                                                                          |
| HyperBus controller | The CPU generates the signal for the direct read from the HyperRAM connected to                                                                                 |
|                     | the HyperRAM space and from the HyperFlash connected to the HyperFlash                                                                                          |
|                     | space                                                                                                                                                           |
| STB                 | Write permission to on-chip data retention RAM and provision of clock to                                                                                        |
|                     | peripheral functions                                                                                                                                            |
|                     | Clock is supplied to OSTM0, OSTM2, SCIFA4, and the HyperBus controller with                                                                                     |
|                     | STBCR3, STBCR4, and STBCR9                                                                                                                                      |
| GPIO                | PORT6 and PORT9 shared pin functions are set                                                                                                                    |
|                     | P6_0: Turns LED on and off                                                                                                                                      |
|                     | • P9_1: RxD4, P9_0: TxD4                                                                                                                                        |
| OSTM                | Sets the channel 0 and the channel 2 in interval timer mode                                                                                                     |
|                     | Channel 0                                                                                                                                                       |
|                     | Sets the timer count to have interrupt request generated every 500 ms when                                                                                      |
|                     | P1 $\phi$ = 66 MHz. Generate the intervals at which the LEDs are turned on and off.                                                                             |
|                     | • Channel 2                                                                                                                                                     |
|                     | Sets the timer count to have interrupt request generated every 1 ms when P1¢                                                                                    |
| INITO               | = 66 MHz. Used for time management via OS Abstraction Layer.                                                                                                    |
| INTC                | Initializes INTC, registers and executes OSTM channel 0 interrupt (interrupt ID is 88) handler, OSTM channel 2 interrupt (interrupt ID is 90) handler and SCIFA |
|                     | channel 4 interrupt (interrupt ID is 322 or 323) handler respectively                                                                                           |
| SCIFA               | Sets the channel 4 in asynchronous communication mode                                                                                                           |
| SOIFA               |                                                                                                                                                                 |
|                     | Data length: 8 bits     Stop bits: 1 bit                                                                                                                        |
|                     | Stop bits: 1 bit     Derity Name                                                                                                                                |
|                     | Parity: None     Date transfer direction: LSP first transfer                                                                                                    |
|                     | Data transfer direction: LSB first transfer  Sets the clock source without frequency dividing the boud rate generator to double.                                |
|                     | Sets the clock source without frequency dividing, the baud rate generator to double                                                                             |
|                     | speed mode, and the basic clock at 8 times the bit rate when P1φ is 66 MHz. Set the bit rate parameter to 71 so that the bit rate is 115200 bps.                |
|                     | (The bit rate error is -0.53 %)                                                                                                                                 |
|                     | (The bit fate efforts -0.00 70)                                                                                                                                 |

# 5.2.2 Memory Mapping

Figure 5.3 shows the RZ/A2M Group address space and RZ/A2M CPU board memory map.

In the sample code, the code and data that use the ROM area are assigned to the HyperFlash connected to the HyperFlash space, and the code and data that use the RAM area are assigned to the large-capacity on-chip RAM.

|             | RZ/A2M group<br>address space             | RZ/A2M CPU board<br>memory map            |
|-------------|-------------------------------------------|-------------------------------------------|
| H'FFFF FFFF | On-chip IO area<br>and<br>reserved area   | On-chip IO area<br>and<br>reserved area   |
| H'8040 0000 | (2044MB)                                  | (2044MB)  Large-capacity                  |
| H'8000 0000 | Large-capacity<br>on-chip RAM<br>(4MB)    | on-chip RAM<br>(4MB)                      |
| H'7000 0000 | Reserved area<br>(256MB)                  | Reserved area (256MB)                     |
| H'6100 0000 | OctaRAM™ space                            |                                           |
| H'6000 0000 | (256MB)                                   |                                           |
| H'5400 0000 | OctaFlash™ space                          | _                                         |
| H'5000 0000 | (256MB)                                   |                                           |
| H'4080 0000 | HyperRAM™ space                           | -                                         |
| H'4000 0000 | (256MB)                                   | HyperRAM™<br>(8MB)                        |
| H'3400 0000 | HyperFlash™ space                         | -                                         |
| H'3000 0000 | (256MB)                                   | HyperFlash™<br>(64MB)                     |
| H'2400 0000 | SPI multi-I/O bus                         | -                                         |
| H'2000 0000 | space (256MB)                             | Serial flash<br>memory (64MB)             |
| H'1800 0000 | On-chip IO area and reserved area (128MB) | On-chip IO area and reserved area (128MB) |
| H'1400 0000 | CS5 space (64MB)                          | - (.255)                                  |
|             | CS4 space (64MB)                          |                                           |
| H'1000 0000 | CS3 space (64MB)                          | -                                         |
| H'0C00 0000 | CS2 space (64MB)                          |                                           |
| H'0800 0000 | CS1 space (64MB)                          |                                           |
| H'0400 0000 |                                           |                                           |
| H'0000 0000 | CS0 space (64MB)                          | -                                         |

Figure 5.3 Memory mapping

# 5.2.3 Virtual Address Space Used in the Application Program.

In the application program, MMU is set to enabled, and virtual address space that can be accessed by the CPU is prepared, as shown in Figure 5.4 and Figure 5.5. However, the loader program operates in an MMU disabled state.

|                            | RZ/A2M group<br>Physical address space      |                            | Sample code<br>Virtual address space                        |
|----------------------------|---------------------------------------------|----------------------------|-------------------------------------------------------------|
| H'803F FFFF<br>H'8000 0000 | Large-capacity<br>on-chip RAM<br>(4MB)      | H'803F FFFF<br>H'8000 0000 | Cacheable area in large-<br>capacity on-chip RAM<br>(4MB)   |
| H'7000 0000                | Reserved area<br>(256MB)                    | _ H'7000 0000              | Non-cacheable area in<br>SPI multi-I/O bus space<br>(256MB) |
| H'6000 0000                | OctaRAM space<br>(256MB)                    | H;6000 0000                | Cacheable area in<br>OctaRAM<br>(256MB)                     |
| H'5000 0000                | OctaFlash space<br>(256MB)                  | H'5000 0000                | Cacheable area in<br>OctaFlash<br>(256MB)                   |
| H'4000 0000                | HyperRAM space<br>(256MB)                   | H'4000 0000                | Cacheable area in<br>HyperRAM<br>(256MB)                    |
| H'3000 0000                | HyperFlash space<br>(256MB)                 | H'3000 0000                | Cacheable area in<br>HyperFlash<br>(256MB)                  |
| H'2000 0000                | SPI multi I/O bus<br>space (256MB)          | H'2000 0000                | Cacheable area in SPI<br>multi I/O bus space<br>(256MB)     |
| H'1F00 0000                | Internal IO area<br>(16MB)<br>Reserved area | H'1F00 0000                | Internal IO area (16MB)                                     |
| H'1800 0000                | (112MB)                                     | H'1800 0000                | Reserved area (112MB)                                       |
| H'1400 0000                | CS5 space (64MB)                            | H'1400 0000                | CS5 space (64MB)<br>(not used)                              |
| H'1000 0000                | CS4 space (64MB)                            | H'1000 0000                | CS4 space (64MB)<br>(not used)                              |
| H'0C00 0000                | CS3 space (64MB)                            | H'0C00 0000                | CS3 space cache enable area (64MB)                          |
| H'0800 0000                | CS2 space (64MB)                            | H'0800 0000                | CS2 space (64MB)<br>(not used)                              |
| H'0400 0000                | CS1 space (64MB)                            | H'0400 0000                | CS1 space (64MB)<br>(not used)                              |
| H'0000 0000                | CS0 space (64MB)                            | H'0000 0000                | CS0 space (64MB)<br>(not used)                              |

Figure 5.4 Virtual address space used in the application program (1/2)

| RZ/A2M group                                         | Sample code                                                                            |
|------------------------------------------------------|----------------------------------------------------------------------------------------|
| Physical address space                               | Virtual address space                                                                  |
|                                                      | Internal IO area<br>(384MB)                                                            |
|                                                      | Reserved area (128MB)                                                                  |
|                                                      | H'E000 0000                                                                            |
|                                                      | Non-cacheable area in OctaRAM (256MB) (note)                                           |
|                                                      | Non-cacheable area in OctaFlash (256MB) (note)                                         |
|                                                      | Non-cacheable area in<br>HyperRAM<br>(256MB) (note)                                    |
| Internal IO area<br>and<br>reserved area<br>(2044MB) | Non-cacheable area in HyperFlash (256MB) (Note)                                        |
|                                                      | CS5 space (64MB)<br>H'9C00 0000 (Unused)                                               |
|                                                      | CS4 space (64MB)<br>H'9800 0000 (Unused)                                               |
|                                                      | Non-cacheable area in                                                                  |
|                                                      | CS2 space (64MB)                                                                       |
|                                                      | CS1 space (64MB)                                                                       |
|                                                      | CS0space (64MB)                                                                        |
|                                                      | Reserved area (92MB)                                                                   |
|                                                      | H'8240 0000  Non-cacheable area in Large-capacity on-chip RAM H'8200 0000 (4MB) (Note) |
|                                                      | H'8200 0000 (4MB) (Note)                                                               |
| H'8040 0000                                          | H'8040 0000 Reserved area (28MB)                                                       |
| Note: For each of the spaces for the large-ca        | pacity on-chip RAM, HyperFlash, HyperRAM, OctaFlash, and                               |

Note: For each of the spaces for the large-capacity on-chip RAM, HyperFlash, HyperRAM, OctaFlash, and OctaRAM, an area usable where cache is disabled is prepared. The areas where cache is disabled of HyperFlash and OctaFlash set the MMU to the strongly-ordered attribute.

Figure 5.5 Virtual address space used in the application program (2/2)

# 5.2.4 Section Assignment in Sample Code

Table 5.5 shows Sections and objects to be used in the loader program, and

Table 5.6 to

Table 5.7 shows Sections and objects to be used in the application program.

Table 5.5 Sections and objects to be used in the loader program

|                     | Input section name           |                                       | Loading | Execution |
|---------------------|------------------------------|---------------------------------------|---------|-----------|
| Output section name | Input object name            | Description                           | area    | area      |
| LOAD_MODULE1        | VECTOR_TABLE                 | Exception processing vector table     | FLASH   | FLASH     |
| LOAD_MODULE2        | */r_cpg/*.o (.text .rodata)  | CPG settings processing               | FLASH   | LRAM      |
|                     | */rza_io_regrw.o             | I/O register access processing        |         |           |
|                     | (.text .rodata)              |                                       |         |           |
|                     | */r_hyperbus/*.o             | HyperBus controller settings          |         |           |
|                     | (.text .rodata)              | processing                            |         |           |
|                     | */hwsetup*.o (.text .rodata) | Hardware Setup settings processing    |         |           |
|                     | * (.data)                    | Data area with default initial values |         |           |
| LOAD_MODULE3        | RESET_HANDLER                | Reset processing                      | FLASH   | FLASH     |
|                     | INIT_SECTION                 | Section initialization processing     |         |           |
|                     | */sections.o                 |                                       |         |           |
|                     | * (.text)                    | Code area for defaults                |         |           |
|                     | * (.rodata)                  | Constant data area for defaults       |         |           |
| .data.memclk_setup  | */r_memclk_setup.o           | Memory clock setting processing       | FLASH   | LRAM      |
|                     | (.text .rodata .data)        |                                       |         |           |
|                     | */r_*_memclk_setup.o         | Memory clock setting processing for   |         |           |
|                     | (.text .rodata .data)        | each driver                           |         |           |
| .bss.memclk_setup   | */r_memclk_setup.o           | Data area without initial values for  | _       | LRAM      |
|                     | (.bss COMMON)                | memory clock settings processing      |         |           |
|                     | */r_*_memclk_setup.o         | Data area without initial values for  |         |           |
|                     | (.bss COMMON)                | memory clock settings processing      |         |           |
|                     |                              | for each driver                       |         |           |
| .stack              | None                         | Stack area for SVC mode               | _       | LRAM      |
| .bss                | * (.bss .bss.*)              | Data area without default initial     | _       | LRAM      |
|                     | * (COMMON)                   | values                                |         |           |
| .heap               | None                         | Heap area                             | _       | LRAM      |

Note: "FLASH" and "LRAM" shown in Load Area and Execution Area indicate the HyperFlash area and the large-capacity on-chip RAM area respectively.

RENESAS

Table 5.6 Sections and objects to be used in the application program (1/2)

|                     | Input section name                            |                                                                                       | Loading | Execution |
|---------------------|-----------------------------------------------|---------------------------------------------------------------------------------------|---------|-----------|
| Output section name | Input object name                             | Description                                                                           | area    | area      |
| LOAD MODULE1        | VECTOR TABLE                                  | Exception processing vector table                                                     | FLASH   | FLASH     |
| LOAD_MODULE2        | */r_cpg/*.o<br>(.text .rodata .data)          | CPG settings processing                                                               | FLASH   | LRAM      |
|                     | */rza_io_regrw.o<br>(.text .rodata .data)     | I/O register access processing                                                        |         |           |
|                     | */r_hyperbus/*.o<br>(.text .rodata .data)     | HyperBus controller settings processing                                               |         |           |
|                     | */hwsetup*.o<br>(.text .rodata .data)         | Hardware Setup settings processing                                                    |         |           |
| LOAD_MODULE3        | */r_cpg/*.o (.bss)                            | Data area without initial values for CPG settings processing                          | _       | LRAM      |
|                     | */rza_io_regrw.o (.bss)                       | Data area without initial values for I/O register access processing                   |         |           |
| LOAD_MODULE4        | RESET_HANDLER                                 | Reset processing                                                                      | FLASH   | FLASH     |
|                     | INIT_SECTION */sections.o                     | Section initialization processing                                                     |         |           |
| .data.memclk_setup  | */r_memclk_setup.o<br>(.text .rodata .data)   | Memory clock setting processing                                                       | FLASH   | LRAM      |
|                     | */r_*_memclk_setup.o<br>(.text .rodata .data) | Memory clock setting processing for each driver                                       |         |           |
| .bss.memclk_setup   | */r_memclk_setup.o<br>(.bss COMMON)           | Data area without initial values for memory clock settings processing                 | _       | LRAM      |
|                     | */r_*_memclk_setup.o<br>(.bss COMMON)         | Data area without initial values for memory clock settings processing for each driver |         |           |

Table 5.7 Sections and objects to be used in the application program (2/2)

|                     | Input section name                     |                                                                           | Loading | Execution |
|---------------------|----------------------------------------|---------------------------------------------------------------------------|---------|-----------|
| Output section name | Input object name                      | Description                                                               | area    | area      |
| .data               | VECTOR_MIRROR_TABLE                    | Exception processing vector table                                         | FLASH   | LRAM      |
|                     | */r_intc_*.o                           | Code area for INTC driver                                                 |         |           |
|                     | (.text .rodata .data)                  | processing                                                                |         |           |
|                     | IRQ_FIQ_HANDLER                        | IRQ/FIQ handler processing                                                |         |           |
| .bss                | None                                   | None                                                                      | _       | LRAM      |
| .uncached_RAM       | */r_cache_*.o (.bss)                   | Data area without initial values for L1 and L2 cache setting processing*2 | _       | LRAM      |
|                     | UNCACHED_BSS                           | Data area without initial values (a setting in which cache is disabled)   |         |           |
| .uncached_RAM2      | */r_cache_*.o<br>(.text .rodata .data) | L1 and L2 cache setting processing*2                                      | FLASH   | LRAM      |
|                     | UNCACHED_DATA                          | Data area with initial values (a setting in which cache is disabled)      |         |           |
| .mmu_page_table     | None                                   | MMU translation table area                                                |         | LRAM      |
| .stack              | None                                   | Stack area for system mode                                                | _       | LRAM      |
|                     |                                        | Stack area for IRQ mode                                                   |         |           |
|                     |                                        | Stack area for FIQ mode                                                   |         |           |
|                     |                                        | Stack area for SVC mode                                                   |         |           |
|                     |                                        | Abort (ABT) mode stack area                                               |         |           |
| .text2              | * (.text .text.*)                      | Code are for defaults                                                     | FLASH   | FLASH     |
|                     | * (.rodata .rodata.*)                  | Constant data area for defaults                                           |         |           |
| .data2              | * (.data .data.*)                      | Date area with default initial values                                     | FLASH   | LRAM      |
| .bss2               | * (.bss .bss.*)                        | Area for data with default initial                                        | _       | LRAM      |
|                     | * (COMMON)                             | values                                                                    |         |           |
| .heap               | None                                   | Heap area                                                                 | _       | LRAM      |

Notes: 1. "FLASH" and "LRAM" shown in Load Area and Execution Area indicate the HyperFlash area and the large-capacity on-chip RAM area respectively.

<sup>2.</sup> This section must be allocated to an area where cache is disabled.

## 5.3 Interrupts Used

Interrupts are not used in the loader program.

For interrupts used in the application program, refer to the application note "RZ/A2M Group Example of Initialization".

# 5.4 Data Types

Table 5.8 shows the Data types used in the sample code.

Table 5.8 Data types used in the sample code

| Symbol     | Description                                                     |  |
|------------|-----------------------------------------------------------------|--|
| char_t     | 8-bit character                                                 |  |
| bool_t     | Boolean type. Value is true (1), false (0).                     |  |
| int_t      | Fast integer, signed, 32-bit integer in this sample code.       |  |
| int8_t     | 8-bit integer, signed (defined in standard library stdint.h)    |  |
| int16_t    | 16-bit integer, signed (defined in standard library stdint.h)   |  |
| int32_t    | 32-bit integer, signed (defined in standard library stdint.h)   |  |
| int64_t    | 64-bit integer, signed (defined in standard library stdint.h)   |  |
| uint8_t    | 8-bit integer, unsigned (defined in standard library stdint.h)  |  |
| uint16_t   | 16-bit integer, unsigned (defined in standard library stdint.h) |  |
| uint32_t   | 32-bit integer, unsigned (defined in standard library stdint.h) |  |
| uint64_t   | 64-bit integer, unsigned (defined in standard library stdint.h) |  |
| float32_t  | 32-bit float                                                    |  |
| float64_t  | 64-bit float                                                    |  |
| float128_t | 128-bit float                                                   |  |

# 5.5 Constants Used by the Loader Program

Table 5.9 to

Table 5.11 lists the constants used in the sample code.

For the constants used in the application program, refer to the application note "RZ/A2M Group Example of Initialization".

Table 5.9 Constants used in the loader program (1/3)

| Constant                 | Setting value | Description                                                                                                                     |
|--------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------|
| DRV_SUCCESS              | (0)           | Normal end                                                                                                                      |
| DRV_ERROR                | (-1)          | Error end                                                                                                                       |
|                          |               | Specifies the memory space subject to control (CS0/CS1)                                                                         |
| HYPERBUS_CS0_AREA        | (0)           | Specifies the CS0 space control                                                                                                 |
| HYPERBUS_CS1_AREA        | (1)           | Specifies the CS1 space control                                                                                                 |
| HYPERBUS MEMORY SPACE    | (0)           | Specifies the area (memory or register) when the HyperRAM connected to the CS1 space is accessed Sets access to the memory area |
| HYPERBUS REGISTER SPACE  | (1)           | Sets access to the register area                                                                                                |
| HYPERBUS NO INIT         | (0)           | Specifies the program to initialize the HyperBus controller and connected devices Initialization is not performed               |
| HYPERBUS_INIT_AT_LOADER  | (1)           | Performs initialization in loader program                                                                                       |
| HYPERBUS INIT AT APP     | (2)           | Performs initialization in application program                                                                                  |
| HYPERBUS_MAXEN_OFF       | (0)           | Disables specifying HM_CSn# signal Low time using the MCR0 or MCR1 MAXLEN[8:0] bits                                             |
| HYPERBUS_MAXEN_ON        | (1)           | Specifies HM_CSn# signal Low time using the MCR0 or MCR1 MAXLEN[8:0] bits                                                       |
|                          |               | Specifies the minimum wait time from when HM_CSn# signal has been negated until the start of the next access.                   |
| HYPERBUS_CSHI_1P5_CYCLE  | (0)           | 1.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_2P5_CYCLE  | (1)           | 2.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_3P5_CYCLE  | (2)           | 3.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_4P5_CYCLE  | (3)           | 4.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_5P5_CYCLE  | (4)           | 5.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_6P5_CYCLE  | (5)           | 6.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_7P5_CYCLE  | (6)           | 7.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_8P5_CYCLE  | (7)           | 8.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_9P5_CYCLE  | (8)           | 9.5 clock cycles                                                                                                                |
| HYPERBUS_CSHI_10P5_CYCLE | (9)           | 10.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_11P5_CYCLE | (10)          | 11.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_12P5_CYCLE | (11)          | 12.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_13P5_CYCLE | (12)          | 13.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_14P5_CYCLE | (13)          | 14.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_15P5_CYCLE | (14)          | 15.5 clock cycles                                                                                                               |
| HYPERBUS_CSHI_16P5_CYCLE | (15)          | 16.5 clock cycles                                                                                                               |

Table 5.10 Constants used in the loader program (2/3)

| Constant              | Setting value | Description                                     |
|-----------------------|---------------|-------------------------------------------------|
|                       |               | Specifies the HM_CSn# set up time from when the |
|                       |               | HM_CSn# signal is asserted                      |
| HYPERBUS_CSS_1_CYCLE  | (0)           | 1 clock cycle                                   |
| HYPERBUS_CSS_2_CYCLE  | (1)           | 2 clock cycles                                  |
| HYPERBUS_CSS_3_CYCLE  | (2)           | 3 clock cycles                                  |
| HYPERBUS_CSS_4_CYCLE  | (3)           | 4 clock cycles                                  |
| HYPERBUS_CSS_5_CYCLE  | (4)           | 5 clock cycles                                  |
| HYPERBUS_CSS_6_CYCLE  | (5)           | 6 clock cycles                                  |
| HYPERBUS_CSS_7_CYCLE  | (6)           | 7 clock cycles                                  |
| HYPERBUS_CSS_8_CYCLE  | (7)           | 8 clock cycles                                  |
| HYPERBUS_CSS_9_CYCLE  | (8)           | 9 clock cycles                                  |
| HYPERBUS_CSS_10_CYCLE | (9)           | 10 clock cycles                                 |
| HYPERBUS_CSS_11_CYCLE | (10)          | 11 clock cycles                                 |
| HYPERBUS_CSS_12_CYCLE | (11)          | 12 clock cycles                                 |
| HYPERBUS_CSS_13_CYCLE | (12)          | 13 clock cycles                                 |
| HYPERBUS_CSS_14_CYCLE | (13)          | 14 clock cycles                                 |
| HYPERBUS_CSS_15_CYCLE | (14)          | 15 clock cycles                                 |
| HYPERBUS_CSS_16_CYCLE | (15)          | 16 clock cycles                                 |

Table 5.11 Constants used in the loader program (3/3)

| Constant                 | Setting value | Description                                        |
|--------------------------|---------------|----------------------------------------------------|
|                          |               | Specifies the HM_CSn# negate hold time from access |
|                          |               | completion                                         |
| HYPERBUS_CSH_1_CYCLE     | (0)           | 1 clock cycle                                      |
| HYPERBUS_CSH_2_CYCLE     | (1)           | 2 clock cycles                                     |
| HYPERBUS_CSH_3_CYCLE     | (2)           | 3 clock cycles                                     |
| HYPERBUS_CSH_4_CYCLE     | (3)           | 4 clock cycles                                     |
| HYPERBUS_CSH_5_CYCLE     | (4)           | 5 clock cycles                                     |
| HYPERBUS_CSH_6_CYCLE     | (5)           | 6 clock cycles                                     |
| HYPERBUS_CSH_7_CYCLE     | (6)           | 7 clock cycles                                     |
| HYPERBUS_CSH_8_CYCLE     | (7)           | 8 clock cycles                                     |
| HYPERBUS_CSH_9_CYCLE     | (8)           | 9 clock cycles                                     |
| HYPERBUS_CSH_10_CYCLE    | (9)           | 10 clock cycles                                    |
| HYPERBUS_CSH_11_CYCLE    | (10)          | 11 clock cycles                                    |
| HYPERBUS_CSH_12_CYCLE    | (11)          | 12 clock cycles                                    |
| HYPERBUS_CSH_13_CYCLE    | (12)          | 13 clock cycles                                    |
| HYPERBUS_CSH_14_CYCLE    | (13)          | 14 clock cycles                                    |
| HYPERBUS_CSH_15_CYCLE    | (14)          | 15 clock cycles                                    |
| HYPERBUS_CSH_16_CYCLE    | (15)          | 16 clock cycles                                    |
|                          |               | Specifies the read latency during the HyperFlash   |
|                          |               | space access and read/write latency during the     |
| LIVEEDELIC LITCY & CYCLE | (0)           | HyperRAM space access                              |
| HYPERBUS_LTCY_5_CYCLE    | (0)           | 5 clock latency                                    |
| HYPERBUS_LTCY_6_CYCLE    | (1)           | 6 clock latency                                    |
| HYPERBUS_LTCY_7_CYCLE    | (2)           | 7 clock latency                                    |
| HYPERBUS_LTCY_8_CYCLE    | (3)           | 8 clock latency                                    |
| HYPERBUS_LTCY_9_CYCLE    | (4)           | 9 clock latency                                    |
| HYPERBUS_LTCY_10_CYCLE   | (5)           | 10 clock latency                                   |
| HYPERBUS_LTCY_11_CYCLE   | (6)           | 11 clock latency                                   |
| HYPERBUS_LTCY_12_CYCLE   | (7)           | 12 clock latency                                   |
| HYPERBUS_LTCY_13_CYCLE   | (8)           | 13 clock latency                                   |
| HYPERBUS_LTCY_14_CYCLE   | (9)           | 14 clock latency                                   |
| HYPERBUS_LTCY_15_CYCLE   | (10)          | 15 clock latency                                   |
| HYPERBUS_LTCY_16_CYCLE   | (11)          | 16 clock latency                                   |

Note: The HM\_CSn# in the table indicates HM\_CS0# or HM\_CS1#.

# 5.6 Structures/Unions

Table 5.12 to

Table 5.13 lists the HyperBus controller initial setting structures used by the loader program.

Table 5.12 Structure for configuring HyperBus controller initial settings (st\_hyperbus\_cfg\_t) (1/2)

| Space | Member                   | Description                                                                                      |
|-------|--------------------------|--------------------------------------------------------------------------------------------------|
| CS0   | e_hyperbus_init_control  | Specifies the initialization method for the CS0 space HyperBus                                   |
|       | init_flag0               | controller and HyperFlash                                                                        |
|       |                          | HYPERBUS_NO_INIT: Not initialized                                                                |
|       |                          | HYPERBUS_INIT_AT_LOADER: Initialized in loader project                                           |
|       |                          | HYPERBUS_INIT_AT_APP: Initialized in application project                                         |
|       | e_hyperbus_maxen_t       | Sets whether the HM_CS0# signal Low time setting is controlled by                                |
|       | maxen0                   | maxlen0.                                                                                         |
|       |                          | HYPERBUS_MAXEN_OFF: No setting                                                                   |
|       |                          | HYPERBUS_MAXEN_ON: Set                                                                           |
|       | uint16_t                 | Sets HM_CS0# signal maximum read/write process time.                                             |
|       | maxlen0                  | 0: 1 clock cycle                                                                                 |
|       |                          |                                                                                                  |
|       |                          | 511: 512 clock cycles                                                                            |
|       | e_hyperbus_cshi_t rcshi0 | Sets the time from when HM_CS0# signal has been negated until the start of the next read access. |
|       |                          |                                                                                                  |
|       |                          | HYPERBUS_CSHI_1P5_CYCLE: 1.5 clock cycles                                                        |
|       |                          |                                                                                                  |
|       |                          | HYPERBUS_CSHI_16P5_CYCLE: 16.5 clock cycles                                                      |
|       | e_hyperbus_cshi_t wcshi0 | Sets the time from when HM_CS0# signal has been negated until the                                |
|       |                          | start of the next write access.                                                                  |
|       |                          | HYPERBUS_CSHI_1P5_CYCLE: 1.5 clock cycles                                                        |
|       |                          |                                                                                                  |
|       |                          | HYPERBUS_CSHI_16P5_CYCLE: 16.5 clock cycles                                                      |

Table 5.13 Structure for configuring HyperBus controller initial settings (st\_hyperbus\_cfg\_t) (2/2)

| Space | Member                 | Description                                                        |
|-------|------------------------|--------------------------------------------------------------------|
| CS0   | e_hyperbus_css_t rcss0 | Sets the time from when HM_CS0# signal has been asserted until the |
|       |                        | start of the next read access.                                     |
|       |                        | HYPERBUS_CSS_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSS_16_CYCLE: 16 clock cycles                             |
|       | e_hyperbus_css_t wcss0 | Sets the time from when HM_CS0# signal has been asserted until the |
|       |                        | start of the next write access.                                    |
|       |                        | HYPERBUS_CSS_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSS_16_CYCLE: 16 clock cycles                             |
|       | e_hyperbus_csh_t rcsh0 | Sets the time from when read access was completed until the        |
|       |                        | HM_CS0# signal is negated.                                         |
|       |                        | HYPERBUS_CSH_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSH_16_CYCLE: 16 clock cycles                             |
|       | e hyperbus csh t wcsh0 | Sets the time from when write access was completed until the       |
|       |                        | HM_CS0# signal is negated.                                         |
|       |                        | HYPERBUS_CSH_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSH_16_CYCLE: 16 clock cycles                             |
|       | e hyperbus Itcy t      | Sets the read latency during operation.                            |
|       | operate_ltcy0          | HYPERBUS_LTCY_5_CYCLE: 5 clock latency                             |
|       |                        | HYPERBUS_LTCY_6_CYCLE: 16 clock latency                            |

Table 5.14 to

Table 5.15 lists the HyperBus controller initial setting structures used by the application program.

Table 5.14 Structure for configuring HyperBus controller initial settings (st\_hyperbus\_cfg\_t) (1/2)

| Space | Member                                | Description                                                                                      |
|-------|---------------------------------------|--------------------------------------------------------------------------------------------------|
| CS1   | e_hyperbus_init_control               | Specifies the initialization method for the CS1 space HyperBus                                   |
|       | init_flag1                            | controller and HyperRAM                                                                          |
|       |                                       | HYPERBUS_NO_INIT: Not initialized                                                                |
|       |                                       | HYPERBUS_INIT_AT_LOADER: Initialized in loader project                                           |
|       |                                       | HYPERBUS_INIT_AT_APP: Initialized in application project                                         |
|       | e_hyperbus_maxen_t                    | Sets whether the HM_CS1# signal Low time setting is controlled by                                |
|       | maxen1                                | maxlen1.                                                                                         |
|       |                                       | HYPERBUS_MAXEN_OFF: No setting                                                                   |
|       |                                       | HYPERBUS_MAXEN_ON: Set                                                                           |
|       | uint16_t maxlen1                      | Sets HM_CS1# signal maximum read/write process time.                                             |
|       |                                       | 0: 1 clock cycle                                                                                 |
|       |                                       |                                                                                                  |
|       |                                       | 511: 512 clock cycles                                                                            |
|       | e_hyperbus_cshi_t rcshi1              | Sets the time from when HM_CS1# signal has been negated until the start of the next read access. |
|       |                                       | HYPERBUS_CSHI_1P5_CYCLE: 1.5 clock cycles                                                        |
|       |                                       | TITERBOS_COTIL_TES_CTOLE. 1.3 Glock cycles                                                       |
|       |                                       | HYPERBUS_CSHI_16P5_CYCLE: 16.5 clock cycles                                                      |
|       | to the manufacture of the form of the |                                                                                                  |
|       | e_hyperbus_cshi_t wcshi1              | Sets the time from when HM_CS1# signal has been negated until the                                |
|       |                                       | start of the next write access.                                                                  |
|       |                                       | HYPERBUS_CSHI_1P5_CYCLE: 1.5 clock cycles                                                        |
|       |                                       |                                                                                                  |
|       |                                       | HYPERBUS_CSHI_16P5_CYCLE: 16.5 clock cycles                                                      |

Table 5.15 Structure for configuring HyperBus controller initial settings (st\_hyperbus\_cfg\_t) (2/2)

| Space | Member                 | Description                                                        |
|-------|------------------------|--------------------------------------------------------------------|
| CS1   | e_hyperbus_css_t rcss1 | Sets the time from when HM_CS1# signal has been asserted until the |
|       |                        | start of the next read access.                                     |
|       |                        | HYPERBUS_CSS_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSS_16_CYCLE: 16 clock cycles                             |
|       | e_hyperbus_css_t wcss1 | Sets the time from when HM_CS1# signal has been asserted until the |
|       |                        | start of the next write access.                                    |
|       |                        | HYPERBUS_CSS_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSS_16_CYCLE: 16 clock cycles                             |
|       | e_hyperbus_csh_t rcsh1 | Sets the time from when read access was completed until the        |
|       |                        | HM_CS1# signal is negated.                                         |
|       |                        | HYPERBUS_CSH_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSH_16_CYCLE: 16 clock cycles                             |
|       | e hyperbus csh t wcsh1 | Sets the time from when write access was completed until the       |
|       |                        | HM CS1# signal is negated.                                         |
|       |                        | HYPERBUS_CSH_1_CYCLE: 1 clock cycle                                |
|       |                        |                                                                    |
|       |                        | HYPERBUS_CSH_16_CYCLE: 16 clock cycles                             |
|       | e_hyperbus_ltcy_t      | Sets the read/write latency during operation.                      |
|       | operate_ltcy1          | HYPERBUS_LTCY_5_CYCLE: 5 clock latency                             |
|       |                        | HYPERBUS_LTCY_6_CYCLE: 6 clock latency                             |

## 5.7 Variables

Table 5.16 shows the List of variables for loader program.

Table 5.16 List of variables for loader program

| Variable name         | Description                                     | Comment            |
|-----------------------|-------------------------------------------------|--------------------|
| st_hyperbus_cfg_t     | Settings table data for the HyperBus controller | Refer to Table 6.1 |
| HYPERBUS_CFG_TABLE[0] |                                                 |                    |

HYPERBUS\_CFG\_TABLE[0] uses table data for HyerRAM access even in the application program.

#### 5.8 Functions

The sample code comprises interface functions (API functions) for using peripheral functions, user-defined functions (functions called by API functions) which must be prepared by the user for the purpose of the target system, and sample functions which are necessary for the sample code to operate

For the sample code of the loader program, Table 5.17 lists the Sample functions, Table 5.18 lists the API functions, Table 5.19 lists the HyperFlash sample functions, Table 5.20 lists the HyperRAM sample functions, and Table 5.21 lists the User-defined functions.

Table 5.17 Sample functions

| Function           | Description                                         |
|--------------------|-----------------------------------------------------|
| reset_handler      | Reset handler processing (assembler function)       |
| INITSCT            | Program section initialization (assembler function) |
| R_SC_HardwareSetup | HyperBus controller initial setting                 |
| r_memclk_setup     | Memory clock setting processing                     |

#### Table 5.18 API functions

| Function               | Description                                                                       |
|------------------------|-----------------------------------------------------------------------------------|
| R_HYPERBUS_Setup       | Initial setting for the HyperBus controller and the devices connected to HyperBus |
| R_HYPERBUS_SelectSpace | HyperBus controller access area selection                                         |
| R_CPG_InitialiseHwIf   | CPG initial setting                                                               |

#### Table 5.19 HyperFlash sample functions

| Function               | Description                                                                         |
|------------------------|-------------------------------------------------------------------------------------|
| HyperFlash_ReadVCR     | Read function for HyperFlash Volatile Configuration Register (VCR)                  |
| HyperFlash_WriteVCR    | Write function for HyperFlash Volatile Configuration Register (VCR)                 |
| HyperFlash_EraseSect   | Erase function for specified HyperFlash sector                                      |
| HyperFlash_WriteWord   | Write function to specified HyperFlash address (1 word (16 bits) unit)              |
| HyperFlash_ReadROMInfo | Read function for HyperFlash device ID and Common Flash Interface (CFI) information |

Table 5.20 HyperRAM sample functions

| Function          | Description                                                |
|-------------------|------------------------------------------------------------|
| HyperRAM_ReadID0  | Read function for HyperRAM Identification Register 0 (ID0) |
| HyperRAM_ReadID1  | Read function for HyperRAM Identification Register 1 (ID1) |
| HyperRAM_ReadCR0  | Read function for HyperRAM Configuration Register 0 (CR0)  |
| HyperRAM_WriteCR0 | Write function for HyperRAM Configuration Register 0 (CR0) |
| HyperRAM_ReadCR1  | Read function for HyperRAM Configuration Register 1 (CR1)  |
| HyperRAM_WriteCR1 | Write function for HyperRAM Configuration Register 1 (CR1) |

## Table 5.21 User-defined functions

| Function                  | Description                                                                                        |
|---------------------------|----------------------------------------------------------------------------------------------------|
| Userdef_PreHardwareSetup  | Necessary hardware initialization processing before the HyperBus controller initialization process |
| Userdef_PostHardwareSetup | Necessary hardware initialization processing after the HyperBus controller initialization process  |

: Pointer to the area where the section information for data

: Pointer to the area where the section information for data

Argument

Return Value

p\_dtbl

p\_btbl

None

# 5.9 Function Specification

Specifications of the functions of the sample code loader program are listed below.

| reset handler                                                                               |                                                                                                                                                                                                                                                       |  |  |
|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                             | Dood handles muccoccine                                                                                                                                                                                                                               |  |  |
| Outline                                                                                     | Reset handler processing                                                                                                                                                                                                                              |  |  |
| Declaration                                                                                 | reset_handler                                                                                                                                                                                                                                         |  |  |
| Description                                                                                 | The entry function of the loader program and the application program.                                                                                                                                                                                 |  |  |
|                                                                                             | The setting process to enable high-speed access to HyperFlash is performed in the loader program.                                                                                                                                                     |  |  |
| The setting process to enable high-speed access to HyperRAM is perform application program. |                                                                                                                                                                                                                                                       |  |  |
| Argument                                                                                    | None                                                                                                                                                                                                                                                  |  |  |
| Return Value                                                                                | None                                                                                                                                                                                                                                                  |  |  |
|                                                                                             |                                                                                                                                                                                                                                                       |  |  |
|                                                                                             |                                                                                                                                                                                                                                                       |  |  |
| INITSCT                                                                                     |                                                                                                                                                                                                                                                       |  |  |
| Outline                                                                                     | Program section initialization                                                                                                                                                                                                                        |  |  |
| Declaration                                                                                 | void INITSCT(void)                                                                                                                                                                                                                                    |  |  |
| Description                                                                                 | The data with initial values which must be transferred to the RAM area (including code and constant data that must be executed in the RAM area) is transferred from the ROM area, and the initialization of the RAM area data with no initial values. |  |  |

with initial values is stored

with no initial values is stored

| R_SC_HardwareSetup |                                                                                                                                   |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------|--|
| Outline            | HyperBus controller initial setting                                                                                               |  |
| Declaration        | void R_SC_HardwareSetup(void)                                                                                                     |  |
| Description        | The loader program makes the optimal settings for the used HyperFlash.                                                            |  |
|                    | <ul> <li>— CPU and peripheral clock setting</li> </ul>                                                                            |  |
|                    | <ul> <li>Makes the HyperBus controller and HyperFlash register settings to enable<br/>high-speed access to HyperFlash.</li> </ul> |  |
|                    | The application program makes the optimal settings for the used HyperRAM.                                                         |  |
|                    | <ul> <li>Makes the HyperBus controller and HyperRAM register settings to enable<br/>high-speed access to HyperRAM.</li> </ul>     |  |
| Argument           | None                                                                                                                              |  |
| Return Value       | None                                                                                                                              |  |
| Precautions        | This function cannot be assigned to execute from HyperFlash or HyperRAM.                                                          |  |
|                    | This function must be assigned to an area other than HyperFlash or HyperRAM.                                                      |  |

| _r_memclk_setup |                                                                                            |
|-----------------|--------------------------------------------------------------------------------------------|
| Outline         | Memory clock setting processing                                                            |
| Declaration     | void r_memclk_setup (void)                                                                 |
| Description     | Before the R_SC_HardwareSetup function is executed, the memory clock setting is performed. |
|                 | For HyperFlash boot, memory clock setting is not performed here.                           |
| Argument        | None                                                                                       |
| Return Value    | None                                                                                       |
| Precautions     | This function cannot be assigned to execute from HyperFlash.                               |
|                 | This function must be assigned to an area other than HyperFlash.                           |

| R_HYPERBUS_Setu | ıp                                                                                                                                                     |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Outline         | Initial setting for the HyperBus controller and the devices connected to HyperBus                                                                      |  |
| Declaration     | void R_HYPERBUS_Setup (void)                                                                                                                           |  |
| Description     | In the loader program, the HYPERBUS controller and HyperFlash register initial setting is performed.                                                   |  |
|                 | In the application program, the HYPERBUS controller and HyperRAM register initial setting is performed.                                                |  |
| Argument        | None                                                                                                                                                   |  |
| Return Value    | None                                                                                                                                                   |  |
| Precautions     | This function cannot be assigned to execute from HyperFlash or HyperRAM.  This function must be assigned to an area other than HyperFlash or HyperRAM. |  |

| R_HYPERBUS_SelectSpace |                                                                                                                                                                                                                                                               |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Outline                | HyperBus controller access area selection                                                                                                                                                                                                                     |  |
| Declaration            | <pre>int_t R_HYPERBUS_SelectSpace(e_hyperbus_access_area_t area, e_hyperbus_space_select_t space)</pre>                                                                                                                                                       |  |
| Description            | HyperBus controller access area is selected. When accessing the HyperRAM register, specify HYPERBUS_REGISTER_SPACE to the argument space to call this function. When accessing the HyperRAM memory area, specify HYPERBUS_MEMORY_SPACE to the argument space. |  |
| Argument               | e_hyperbus_access_ : Specifies space accessed by HyperBus area_t area                                                                                                                                                                                         |  |
|                        | e_hyperbus_space_ : Specifies the HyperRAM access target area<br>select_t space HYPERBUS_MEMORY_SPACE<br>HYPERBUS_REGISTER_SPACE                                                                                                                              |  |
| Return Value           | DRV_SUCCESS : Normal end DRV ERROR : Error end                                                                                                                                                                                                                |  |
| Precautions            | This function cannot be assigned to execute from HyperRAM.  This function must be assigned to an area other than HyperRAM.  This function can only be set for the HyperRAM space.                                                                             |  |

| R_CPG_InitialiseHwlf |                                                                                                                                                                                                                                                                                                                                          |                                                      |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|
| Outline              | CPG initial setting                                                                                                                                                                                                                                                                                                                      |                                                      |  |
| Declaration          | int_t R_CPG_InitialiseHwlf(void)                                                                                                                                                                                                                                                                                                         |                                                      |  |
| Description          | Uses the r_cpg_drv_sc_cfg.h CPG configuration data to make CPG register (FRQCR, CKIOSEL, SCLKSEL) settings. In this sample code, CPG settings are made so that the operating frequency in "Operating clock settings" and "HYPLCK selection" in "Table 5.2 Settings for the boot startup on-chip ROM program and loader program" is used. |                                                      |  |
| Argument             | None                                                                                                                                                                                                                                                                                                                                     | None                                                 |  |
| Return Value         | DRV_SUCCESS                                                                                                                                                                                                                                                                                                                              | : Normal end                                         |  |
|                      | DRV_ERROR                                                                                                                                                                                                                                                                                                                                | : r_cpg_drv_sc_cfg.h CPG configuration data is wrong |  |
| Precautions          | This function must be assigned to the large-capacity on-chip RAM.                                                                                                                                                                                                                                                                        |                                                      |  |

| HyperFlash_ReadV0 | CR                                                                                                                                                                                                        |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Outline           | Read function for the HyperFlash Volatile Configuration Register (VCR)                                                                                                                                    |  |
| Declaration       | uint16_t HyperFlash_ReadVCR(uint32_t baddr)                                                                                                                                                               |  |
| Description       | Reads the HyperFlash Volatile Configuration Register (VCR), and responds with the read value as the return value.                                                                                         |  |
| Argument          | uint32_t baddr HyperFlash space base address                                                                                                                                                              |  |
| Return Value      | Value read from the Volatile Configuration Register                                                                                                                                                       |  |
| Precautions       | This function cannot be assigned to execute from HyperFlash.                                                                                                                                              |  |
|                   | This function must be assigned to an area other than HyperFlash.                                                                                                                                          |  |
|                   | If this function is called when MMU is enabled, specify an address of the HyperFlash space where the strongly-ordered attribute or device attribute is set as the memory attribute in the baddr argument. |  |

| HyperFlash_Write                                                                    | VCR                                                                                                                                                    |                                                      |  |
|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|
| Outline                                                                             | Write function for the HyperFlash Volatile Configuration Register (VCR)                                                                                |                                                      |  |
| Declaration                                                                         | int_t HyperFlash_WriteVCR (uint32_t baddr, uint16_t wdata)                                                                                             |                                                      |  |
| Description                                                                         | Writes the value specified in the wdata argument to the HyperFlash Volatile                                                                            |                                                      |  |
|                                                                                     | Configuration Regist                                                                                                                                   | er.                                                  |  |
| Argument                                                                            | uint32_t baddr                                                                                                                                         | HyperFlash space base address                        |  |
|                                                                                     | uint16_t wdata                                                                                                                                         | Value written to the Volatile Configuration Register |  |
| Return Value                                                                        | DRV_SUCCESS                                                                                                                                            | : Normal end                                         |  |
| Precautions                                                                         | This function cannot be assigned to execute from HyperFlash.                                                                                           |                                                      |  |
|                                                                                     | This function must be assigned to an area other than HyperFlash.  If this function is called when MMU is enabled, specify an address of the HyperFlash |                                                      |  |
|                                                                                     |                                                                                                                                                        |                                                      |  |
| space where the strongly-ordered attribute or device attribute is set as the memory |                                                                                                                                                        |                                                      |  |
|                                                                                     | attribute in the baddr argument.                                                                                                                       |                                                      |  |

| HyperFlash_EraseSect |                                                                                                                                                                                                           |                                             |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|
| Outline              | Erase function for specified HyperFlash sector                                                                                                                                                            |                                             |  |
| Declaration          | int_t HyperFlash_EraseSect (uint32_t baddr, uint32_t saddr)                                                                                                                                               |                                             |  |
| Description          | Erases the HyperFlash sector specified in the saddr argument.                                                                                                                                             |                                             |  |
| Argument             | uint32_t baddr                                                                                                                                                                                            | HyperFlash space base address               |  |
|                      | uint32_t saddr                                                                                                                                                                                            | Address for Hyper Flash sector to be erased |  |
| Return Value         | DRV_SUCCESS                                                                                                                                                                                               | : Normal end                                |  |
|                      | DRV_ERROR                                                                                                                                                                                                 | : Error end                                 |  |
| Precautions          | This function cannot be assigned to execute from HyperFlash.                                                                                                                                              |                                             |  |
|                      | This function must be assigned to an area other than HyperFlash.                                                                                                                                          |                                             |  |
|                      | If this function is called when MMU is enabled, specify an address of the HyperFlash space where the strongly-ordered attribute or device attribute is set as the memory attribute in the baddr argument. |                                             |  |

| HyperFlash_Write | Word                                                                                 |                                  |  |
|------------------|--------------------------------------------------------------------------------------|----------------------------------|--|
| Outline          | Write function to specified HyperFlash address (1 word (16bits) unit)                |                                  |  |
| Declaration      | uint16_t HyperFlash_WriteWord (uint32_t baddr, uint32_t waddr, uint16_t wdata)       |                                  |  |
| Description      | Writes the value specified in the wdata argument to the HyperFlash address           |                                  |  |
|                  | specified in the waddr argument.                                                     |                                  |  |
| Argument         | uint32_t baddr                                                                       | HyperFlash space base address    |  |
|                  | uint32_t waddr                                                                       | HyperFlash address to be written |  |
|                  | uint16_t wdata                                                                       | Data written to HyperFlash       |  |
| Return Value     | DRV_SUCCESS                                                                          | : Normal end                     |  |
| Precautions      | This function cannot be assigned to execute from HyperFlash.                         |                                  |  |
|                  | This function must be assigned to an area other than HyperFlash.                     |                                  |  |
|                  | If this function is called when MMU is enabled, specify an address of the HyperFlash |                                  |  |
|                  | space where the strongly-ordered attribute or device attribute is set as the memory  |                                  |  |
|                  | attribute in the baddr argument.                                                     |                                  |  |

| HyperFlash_ReadRO | MInfo                                                                                                                                                                                                                                                                                                         |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Outline           | Read function for HyperFlash device ID and Common Flash Interface (CFI) information                                                                                                                                                                                                                           |  |  |
| Declaration       | void HyperFlash_ReadROMInfo (uint32_t baddr, uint16_t *idbuf)                                                                                                                                                                                                                                                 |  |  |
| Description       | Reads the HyperFlash device ID ad CFI information.                                                                                                                                                                                                                                                            |  |  |
| Argument          | uint32_t baddr HyperFlash space base address                                                                                                                                                                                                                                                                  |  |  |
|                   | uint16_t *idbuf Start address of the buffer (16 bits × 256 words) that stores the device ID and CFI information                                                                                                                                                                                               |  |  |
| Return Value      | None                                                                                                                                                                                                                                                                                                          |  |  |
| Precautions       | This function cannot be assigned to execute from HyperFlash.                                                                                                                                                                                                                                                  |  |  |
|                   | This function must be assigned to an area other than HyperFlash.                                                                                                                                                                                                                                              |  |  |
|                   | If this function is called when MMU is enabled, specify an address of the HyperFlash space where the strongly-ordered attribute or device attribute is set as the memory attribute in the baddr argument.  For details on the device ID and CFI information, refer to the data sheet for the used HyperFlash. |  |  |

| Lbus auD AAA |         |
|--------------|---------|
| HyperRAM     | Readibu |

Outline Read function for HyperRAM Identification Register 0 (ID0)

Declaration uint16\_t HyperRAM\_ReadID0(uint32\_t baddr)

Description Reads the HyperRAM Identification Register 0, and responds with the read value as

the return value.

Argument uint32\_t baddr HyperRAM space base address

Return Value Value read from the Identification Register 0

Precautions This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.

#### HyperRAM ReadID1

Outline Read function for HyperRAM Identification Register 1 (ID1)

Declaration uint16 t HyperRAM ReadID1(uint32 t baddr)

Description Reads the HyperRAM Identification Register 1, and responds with the read value as

the return value.

Argument uint32\_t baddr HyperRAM space base address

Return Value Value read from the Identification Register 1

Precautions This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.

#### HyperRAM ReadCR0

Outline Read function for HyperRAM Configuration Register 0 (CR0)

Declaration uint16 t HyperRAM ReadCR0(uint32 t baddr)

Description Reads the HyperRAM Configuration Register 0, and responds with the read value as

the return value.

Argument uint32\_t baddr HyperRAM space base address

Return Value Value read from the Configuration Register 0

Precautions This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.



| LlyporDAM | WritaCD0 |
|-----------|----------|
| HyperRAM  | WILLECKU |

Outline Write function for HyperRAM Configuration Register 0 (CR0) int t HyperRAM WriteCR0 (uint32 t baddr, uint16 t wdata) Declaration

Writes the data specified in the wdata argument to the HyperRAM Configuration Description

Register 0.

uint32 t baddr HyperRAM space base address Argument

> uint16\_t wdata Data written to the Configuration Register 0

Return Value DRV SUCCESS : Normal end

Precautions This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.

#### HyperRAM\_ReadCR1

Outline Read function for HyperRAM Configuration Register 1 (CR1)

Declaration uint16 t HyperRAM ReadCR1(uint32 t baddr)

Description Reads the HyperRAM Configuration Register 1, and responds with the read value as

the return value.

Argument uint32 t baddr HyperRAM space base address

Return Value Value read from the Configuration Register 1

Precautions This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.

### HyperRAM\_WriteCR1

Outline Write function for HyperRAM Configuration Register 1 (CR1) Declaration int t HyperRAM WriteCR1 (uint32 t baddr, uint16 t wdata)

Description Writes the data specified in the wdata argument to the HyperRAM Configuration

Register 1.

Argument uint32\_t baddr HyperRAM space base address

> uint16 t wdata Data written to the Configuration Register 1

Return Value DRV SUCCESS : Normal end

**Precautions** This function cannot be assigned to execute from HyperRAM.

This function must be assigned to an area other than HyperRAM.

If this function is called when MMU is enabled, specify an address of the HyperRAM space where the strongly-ordered attribute or device attribute is set as the memory

attribute in the baddr argument.



Precautions

| Userdef_PreHardwareSetup |                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outline                  | Necessary hardware initialization processing before the HyperBus controller                                                                                                                                                                                                                                                                                                               |
|                          | initialization process                                                                                                                                                                                                                                                                                                                                                                    |
| Declaration              | void Userdef_PreHardwareSetup (void)                                                                                                                                                                                                                                                                                                                                                      |
| Description              | This is the user definable function to describe the hardware initialization process which is required to be executed before the HyperBus controller initialization. It is called at the start of the R_SC_HardwareSetup function.  In the loader program, the CPG initial setting function is called.  In the application program, the IOKEEP bit is cleared, and the pin state which was |
| Argument                 | saved when recovering from deep standby mode is cancelled.  None                                                                                                                                                                                                                                                                                                                          |
| Argument                 |                                                                                                                                                                                                                                                                                                                                                                                           |
| Return Value             | None                                                                                                                                                                                                                                                                                                                                                                                      |

If this function contains processes that cannot be executed from HyperFlash or HyperRAM, this function must be assigned to an area other than HyperFlash or HyperRAM area.

| Userdef_PostHardwareSetup |                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Outline                   | Necessary hardware initialization processing after the HyperBus controller                                                                                                                                                                                                                                                                                                                         |  |
|                           | initialization process                                                                                                                                                                                                                                                                                                                                                                             |  |
| Declaration               | void Userdef_PostHardwareSetup (void)                                                                                                                                                                                                                                                                                                                                                              |  |
| Description               | This is the user definable function to describe the hardware initialization process which is required to be executed after the HyperBus controller initialization. It is called at the end of the R_SC_HardwareSetup function.  Nothing is performed in the loader program.  In the application program, the write enable for each page of the on-chip data retention RAM is set to write enabled. |  |
| Argument                  | None                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Return Value              | None                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Precautions               | If this function contains processes that cannot be executed from HyperFlash or HyperRAM, this function must be assigned to an area other than HyperFlash or                                                                                                                                                                                                                                        |  |

HyperRAM area.

R01AN4658EJ0100 Rev.1.00 Dec.20.19



# 5.10 Loader Program Flowcharts

#### 5.10.1 Loader Program - Overall

Figure 5.6 shows the Flowchart of loader program (overall).



Figure 5.6 Flowchart of loader program (overall)

#### 5.10.2 R SC HardwareSetup Function

This function performs the hardware initial setting. In the loader program, the settings of HyperBus controller and HyperFlash are performed to enable high-speed access to HyperFlash. The clocks supplied to HyperFlash (HM\_CK/HM\_CK#) are also set.

Because a program allocated to the HyperFlash space cannot perform the setting process of HyperBus controller registers and HyperFlash registers, the program is loaded into the large-capacity on-chip RAM and executed from there.

Figure 5.7 shows the R\_SC\_HardwareSetup (loader program) flowchart.



Figure 5.7 R\_SC\_HardwareSetup (loader program) flowchart

# 5.10.3 HyperBus Controller Initial Setting

Figure 5.8 shows the R\_HYPERBUS\_Setup (loader program) flowchart.



Figure 5.8 R\_HYPERBUS\_Setup (loader program) flowchart

# 5.10.4 HyperFlash setting

Figure 5.9 shows the HyperBus\_UserConfig function (loader program) flowchart. This function is a user-defined function. Implement the necessary processing to match the specifications of the HyperFlash being used.



Figure 5.9 HyperBus\_UserConfig function (loader program) flowchart

# 5.11 Application Program Flowchart

# 5.11.1 Application Program - Overall

For details regarding the application program, refer to the application note "RZ/A2M Group Example of Initialization".

In this application program, in addition to the above, the HyperRAM initial setting is performed and a write to the HyperRAM area where cache is disabled is performed.

#### 5.11.2 R\_SC\_HardwareSetup Function

This function performs the hardware initial setting. In the application program, the HyperBus controller and HyperRAM settings are performed to enable access to the HyperRAM connected to the HyperBus controller.

This function is loaded into the large-capacity on-chip RAM and executed from there.

Figure 5.10 shows the R\_SC\_HardwareSetup (application program) flowchart.



Figure 5.10 R\_SC\_HardwareSetup (application program) flowchart

# 5.11.3 HyperBus Controller Initial Setting

Figure 5.11 shows the R\_HYPERBUS\_Setup (application program) flowchart.



Figure 5.11 R\_HYPERBUS\_Setup (application program) flowchart

# 5.11.4 HyperRAM Initial Setting

Figure 5.12 shows the HyperBus\_UserConfig function (application program) flowchart. This function is a user-defined function. Implement the necessary processing to match the specifications of the HyperRAM being used.



Figure 5.12 HyperBus\_UserConfig function (application program) flowchart

# 5.12 Function for HyperFlash and HyperRAM Access Flowchart

## 5.12.1 Read function for HyperFlash Volatile Configuration Register

The flow chart for Read function for HyperFlash Volatile Configuration Register (VCR) is shown in Figure 5.13.



Figure 5.13 Read function for HyperFlash Volatile Configuration Register (VCR)

#### 5.12.2 Write Function for HyperFlash Volatile Configuration Register (VCR)

The flow chart for Write function for HyperFlash Volatile Configuration Register (VCR) is shown in Figure 5.14.



Figure 5.14 Write function for HyperFlash Volatile Configuration Register (VCR)

# 5.12.3 Read Function for HyperRAM Configuration Register 0 (CR0)

The flow chart for Read function for HyperRAM Configuration Register 0 (CR0) is shown in Figure 5.15.



Figure 5.15 Read function for HyperRAM Configuration Register 0 (CR0)

#### 5.12.4 Write Function for HyperRAM Configuration Register 0 (CR0)

The flow chart for Write function for HyperRAM Configuration Register 0 (CR0) is shown in Figure 5.16.



Figure 5.16 Write function for HyperRAM Configuration Register 0 (CR0)

#### 5.12.5 Function to Specify Area (Memory or Register) when Accessing HyperRAM

The flow chart for Function to specify area (memory or register) when accessing HyperRAM is shown in Figure 5.17.



Figure 5.17 Function to specify area (memory or register) when accessing HyperRAM

# 6. Application Example

# 6.1 HyperBus Controller Setting

The contents of the HyperBus controller setting table data are referenced and set to the HyperBus controller. Table 6.1 shows the Setting values for HyperBus controller setting table data (HYPERBUS\_SC\_TABLE[0]) of the sample code. The Hyperbus controller initial setting function (R\_HYPERBUS\_Setup) uses this table data, and performs the settings for CS0 memory configuration register (MCR0), CS1 memory configuration register (MCR1), CS0 memory timing register (MTR0), and CS1 memory timing register (MTR1), which are related to the Hyperbus controller operation timing.

Implement the necessary settings to match the specifications of the HyperFlash and HyperRAM being used.

Table 6.1 Setting values for HyperBus controller setting table data (HYPERBUS\_SC\_TABLE[0])

| Space      | Member                   | Setting value                       | Supported register |
|------------|--------------------------|-------------------------------------|--------------------|
| HyperFlash | e_hyperbus_init_control  | HYPERBUS_INIT_AT_LOADER:            | _                  |
|            | init_flag0               | Initialized in loader program       |                    |
|            | e_hyperbus_maxen_t       | HYPERBUS_MAXEN_OFF: No setting      | MCR0.MAXEN         |
|            | maxen0                   |                                     |                    |
|            | uint16_t maxlen0         | 0: 1 clock cycle                    | MCR0.MAXLEN[8:0]   |
|            | e_hyperbus_cshi_t rcshi0 | HYPERBUS_CSHI_1_5: 1.5 clock cycles | MTR0.RCSHI[3:0]    |
|            | e_hyperbus_cshi_t wcshi0 | HYPERBUS_CSHI_1_5: 1.5 clock cycles | MTR0.WCSHI[3:0]    |
|            | e_hyperbus_css_t rcss0   | HYPERBUS_CSS_1: 1 clock cycle       | MTR0.RCSS[3:0]     |
|            | e_hyperbus_css_t wcss0   | HYPERBUS_CSS_1: 1 clock cycle       | MTR0.WCSS[3:0]     |
|            | e_hyperbus_csh_t rcsh0   | HYPERBUS_CSH_1: 1 clock cycle       | MTR0.RCSH[3:0]     |
|            | e_hyperbus_csh_t wcsh0   | HYPERBUS_CSH_1: 1 clock cycle       | MTR0.WCSH[3:0]     |
|            | e_hyperbus_ltcy_t        | HYPERBUS_LTCY_13: 13 clock latency  | _                  |
|            | operate_ltcy0            |                                     |                    |
| HyperRAM   | e_hyperbus_init_control  | HYPERBUS_INIT_AT_APP:               | _                  |
|            | init_flag1               | Initialized in application program  |                    |
|            | e_hyperbus_maxen_        | HYPERBUS_MAXEN_OFF: No setting      | MCR1.MAXEN         |
|            | t maxen1                 |                                     |                    |
|            | uint16_t maxlen1         | 0: 1 clock cycles                   | MCR1.MAXLEN[8:0]   |
|            | e_hyperbus_cshi_t rcshi1 | HYPERBUS_CSHI_1_5: 1.5 clock cycles | MTR1.RCSHI[3:0]    |
|            | e_hyperbus_cshi_t wcshi1 | HYPERBUS_CSHI_1_5: 1.5 clock cycles | MTR1.WCSHI[3:0]    |
|            | e_hyperbus_css_t rcss1   | HYPERBUS_CSS_1: 1 clock cycle       | MTR1.RCSS[3:0]     |
|            | e_hyperbus_css_t wcss1   | HYPERBUS_CSS_1: 1 clock cycle       | MTR1.WCSS[3:0]     |
|            | e_hyperbus_csh_t rcsh1   | HYPERBUS_CSH_1: 1 clock cycle       | MTR1.RCSH[3:0]     |
|            | e_hyperbus_csh_t wcsh1   | HYPERBUS_CSH_1: 1 clock cycle       | MTR1.WCSH[3:0]     |
|            | e_hyperbus_ltcy_t        | HYPERBUS_LTCY_5: 5 clock latency    | MTR1.LTCY[3:0]     |
|            | operate_ltcy1            |                                     |                    |

# 6.2 HyperFlash Latency Clock Setting

Table 6.2 shows the RZ/A2M CPU board's on-board HyperFlash latency clock and maximum operating frequency relationship. In the sample code, the setting values of xVCR[7:4] bits in the Volatile Configuration Register (VCR) are changed, and the HyperFlash latency is set to 13 cycles to achieve a shortest latency at 132 MHz of the operating frequency in the loader program processing.

Set the HyperBus controller and HyperFlash latency clock to match the specifications of the used HyperFlash.

Table 6.2 HyperFlash latency clock and maximum operating frequency

| Latency code xVCR[7:4] | Latency clock | Maximum operating frequency (MHz) |
|------------------------|---------------|-----------------------------------|
| 0000                   | 5             | 52                                |
| 0001                   | 6             | 62                                |
| 0010                   | 7             | 72                                |
| 0011                   | 8             | 83                                |
| 0100                   | 9             | 93                                |
| 0101                   | 10            | 104                               |
| 0110                   | 11            | 114                               |
| 0111                   | 12            | 125                               |
| 1000                   | 13            | 135                               |
| 1001                   | 14            | 145                               |
| 1010                   | 15            | 156                               |
| 1011                   | 16            | 166 (factory setting)             |
| 1110 to 1111           | Reserved      | Not applicable                    |

Note: The latency codes shown in the table are the setting values for the HyperFlash VCR/NVCR bits 7 to 4.

# 6.3 HyperRAM Latency Clock Setting

Table 6.3 shows the RZ/A2M CPU board's on-board HyperRAM latency clock and maximum operating frequency relationship. In the sample code, the setting values of CR0[7:4] bits are changed, and the HyperRAM latency is set to 5 cycles to achieve a shortest latency at 132 MHz of the operating frequency in the application program processing.

Set the HyperBus controller and HyperRAM latency clock to match the specifications of the used HyperRAM.

Table 6.3 HyperRAM latency clock and maximum operating frequency

| Latency code | Latency alask | Maximum appreting frequency (MU=) |
|--------------|---------------|-----------------------------------|
| CR0[7:4]     | Latency clock | Maximum operating frequency (MHz) |
| 0000         | 5             | 133                               |
| 0001         | 6             | 166 (factory setting)             |
| 0010 to 1101 | Reserved      | Not applicable                    |
| 1110         | 3             | 83                                |
| 1111         | 4             | 100                               |

Note: The latency codes shown in the table are the setting values for the Configuration Register 0 (CR0) bits 7 to 4 in the HyperRAM register base.

# 7. Sample Code Precautions

# 7.1 HyperFlash and HyperRAM Register Access

If the register for a device connected to the HyperBus controller (HyperFlash or HyperRAM) is accessed when MMU is enabled, it is necessary to access the space for each device set as strongly-ordered attribute or device attribute as the memory attribute.

In the sample code, an area where cache is enabled and an area where cache is disabled are prepared for each of the HyperFlash space and the HyperRAM space.

In the HyperRAM space, an area where cache is enabled and an area where cache is disabled are prepared as normal memory attribute areas. Even when one of the areas is accessed, the HyperRAM register is not accessed correctly. When the HyperRAM register is accessed, prepare an area set as strongly-ordered attribute or device attribute in the HyperRAM space and then access.

In the HyperFlash space, an area where cache is enabled is prepared in the normal memory attribute and an area where cache is disabled is prepared in the strongly-ordered attribute. When accessing the HyperFlash register, access the area where cache is disabled in the HyperFlash space (address H'A000 0000 to H'AFFF FFFF).

Furthermore, even when writing to the memory area of HyperFlash, same as with the register access, it is necessary to access the areas set with the strongly-ordered attribute or device attribute for the HyperFlash space.

R01AN4658EJ0100 Rev.1.00 Dec.20.19



# 8. Sample Code

Sample code can be downloaded from the Renesas Electronics Website.

#### 9. Reference Documents

User's Manual: Hardware

RZ/A2M Group User's Manual: Hardware

(The latest version can be downloaded from the Renesas Electronics Website.)

RTK7921053C00000BE (RZ/A2M CPU board) User's Manual

(The latest version can be downloaded from the Renesas Electronics Website.)

RTK79210XXB00000BE (RZ/A2M SUB board) User's Manual

(The latest version can be downloaded from the Renesas Electronics Website.)

Arm Architecture Reference Manual ARMv7-A and ARMv7-R edition Issue C (The latest version can be downloaded from the Arm Website.)

Arm Cortex<sup>™</sup>-A9 Technical Reference Manual Revision: r4p1 (The latest version can be downloaded from the Arm Website.)

Arm Generic Interrupt Controller Architecture Specification - Architecture version2.0 (The latest version can be downloaded from the Arm Website.)

Arm CoreLink<sup>™</sup> Level 2 Cache Controller L2C-310 Technical Reference Manual Revision: r3p3 (The latest version can be downloaded from the Arm Website.)

- Technical Update/Technical News
   (The latest information can be downloaded from the Renesas Electronics Website.)
- User's Manual: Integrated development environment
   The e<sup>2</sup> studio Integrated Development Environment user's manual can be downloaded from the Renesas Electronics Website.

(The latest version can be downloaded from the Renesas Electronics Website.)

# **Revision History**

|          |           | Description |                      |
|----------|-----------|-------------|----------------------|
| Rev.     | Date      | Page        | Summary              |
| Rev.1.00 | Dec.20.19 | _           | First edition issued |
|          |           |             |                      |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

# **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.