# Optimizing Code Generation for Matrix Multiplication

**DAPHNE** 

#### **Henri Willems**

henri.willems@campus.tu-berlin.de WS 23/24, TU Berlin

#### **Matrix Multiplication Implementation**

Matrix Multiplication is Level 3 Basic Linear Algebra Subprogram [1] operation

Hardware specific hand optimization, e.g. Intel oneMKL BLAS [2]

Daphne uses BLIS [3] a "portable software framework for instantiating high-performance BLAS-like dense linear algebra libraries"

<sup>[1]</sup> Dongarra, Cruz, Hammarling, et al. (1990). "Algorithm 679: A set of level 3 basic linear algebra subprograms: model implementation and test programs."

<sup>[2]</sup> Intel® (). Accelerate Fast Math with Intel® oneAPI Math Kernel Library.

<sup>[3]</sup> Van Zee and van de Geijn (2015). "BLIS: A Framework for Rapidly Instantiating BLAS Functionality."

<sup>[4]</sup> Lattner, Amini, Bondhugula, et al. (2021). "MLIR: Scaling Compiler Infrastructure for Domain Specific Computation."

#### **Matrix Multiplication Implementation**

Matrix Multiplication is Level 3 Basic Linear Algebra Subprogram [1] operation

Hardware specific hand optimization, e.g. Intel oneMKL BLAS [2]

Daphne uses BLIS [3] a "portable software framework for instantiating high-performance BLAS-like dense linear algebra libraries"

Alternative: Automatic Code Generation using MLIR [4]

<sup>[1]</sup> Dongarra, Cruz, Hammarling, et al. (1990). "Algorithm 679: A set of level 3 basic linear algebra subprograms: model implementation and test programs."

<sup>[2]</sup> Intel® (). Accelerate Fast Math with Intel® oneAPI Math Kernel Library.

<sup>[3]</sup> Van Zee and van de Geijn (2015). "BLIS: A Framework for Rapidly Instantiating BLAS Functionality."

<sup>[4]</sup> Lattner, Amini, Bondhugula, et al. (2021). "MLIR: Scaling Compiler Infrastructure for Domain Specific Computation."

#### **Daphne Matrix Multiplication – Kernel**



#### **Daphne Matrix Multiplication – Code Generation**

#### Project outcomes:

- Enabled Matrix Multiplication for ui64 value type
- Extended code generation to f32 and si64, ui64 value types

#### **Daphne Matrix Multiplication – Code Generation**

#### Project outcomes:

- Enabled Matrix Multiplication for ui64 value type
- Extended code generation to f32 and si64, ui64 value types
- Enabled multiple Optimization strategies

Uday Bondhugula, "Using MLIR for High-Performance Code Gen: Part I," bondhugula/llvm-project. (Mar. 2, 2020), [Online]. Available: https://github.com/bondhugula/llvm-

project/blob/hop/mlir/docs/HighPerfCodeGen.md (visited on 03/01/2024)

#### **Matrix Multiplication**



#### **Matrix Multiplication – Inverted Loops**

#### Matrix Multiplication - Tiles and Vectors



#### **Daphne Matrix Multiplication – Code Generation**



#### **Optimizations enabled**



Execution times of dense  $2048 \times 2048$  double precision Matrix multiplication with different vector instruction sizes (left) and tiling strategies (right) enabled.

#### **Optimizations enabled – Tiling and Vectorization**



Execution times of dense  $2048 \times 2048$  double precision Matrix multiplication with different optimizations.

#### Scaling behaviour



Execution times of dense double precision Matrix multiplications.

#### Single precision Matrix Multiplication



Execution times of  $2048\times2048$  dense single and double precision Matrix multiplications.

#### Further improvement - Packing



Effect of packing, enabled through affineDataCopyGeneratePass, on  $8192\times8192$  single precision Matrix multiplication executed with mlir-cpu-runner.

#### **Bibliography**

- [1] J. J. Dongarra, J. D. Cruz, S. Hammarling, and I. S. Duff, "Algorithm 679: A set of level 3 basic linear algebra subprograms: Model implementation and test programs," ACM Trans. Math. Softw., vol. 16, no. 1, pp. 18–28, Mar. 1990, ISSN: 0098-3500. doi: 10.1145/77626.77627. [Online]. Available: https://doi.org/10.1145/77626.77627.
- [2] Intel®, "Accelerate Fast Math with Intel® oneAPI Math Kernel Library," Intel.com. (), [Online]. Available: https://www.intel.com/content/www/us/en/developer/tools/oneapi/onemkl.html (visited on 03/01/2024).
- [3] F. G. Van Zee and R. A. van de Geijn, "BLIS: A framework for rapidly instantiating BLAS functionality," *ACM Transactions on Mathematical Software*, vol. 41, no. 3, 14:1–14:33, Jun. 2015. [Online]. Available: https://doi.acm.org/10.1145/2764454.

#### **Bibliography**

- [4] C. Lattner, M. Amini, U. Bondhugula, et al., "MLIR: Scaling compiler infrastructure for domain specific computation," in 2021 IEEE/ACM International Symposium on Code Generation and Optimization (CGO), 2021, pp. 2–14. doi: 10.1109/CG051591.2021.9370308.
- [5] Uday Bondhugula, "Using MLIR for High-Performance Code Gen: Part I," bondhugula/IIvm-project. (Mar. 2, 2020), [Online]. Available: https://github.com/bondhugula/Ilvmproject/blob/hop/mlir/docs/HighPerfCodeGen.md (visited on 03/01/2024).

henri.willems@campus.tu-berlin.de

**Henri Willems** 



Execution times of double precision Matrix Vector product.



Exection times of ui64  $2048 \times 2048$  Matrix multiplication. Note this is not supported by the provided Kernel implementation.



Table. Computational performance during 2048×2048 matrix multiplication.

|           | Accumulator | naive | Tile | Tile + vec256 | Inv. Loops | Inv. Loops + vec256 | BLAS | CPU  |
|-----------|-------------|-------|------|---------------|------------|---------------------|------|------|
| dGFLOPS/s | 0.1         | 0.1   | 1.0  | 3.1           | 1.0        | 2.1                 | 21.4 | 54.4 |

#### Table. Computational performance during f32 2048×2048 matrix multiplication.

|          | Tile 3 | sTile + vec256 | Tile 2 | Inv. Loops | Inv. Loops + vec256 | BLAS | CPU   |
|----------|--------|----------------|--------|------------|---------------------|------|-------|
| GFLOPS/s | 1.1    | 6.3            | 1.1    | 1.5        | 4.3                 | 44.8 | 108.8 |

#### Table. Computational performance during f32 8192×8192 matrix multiplication.

|          | BLAS | Tile | Tile + Packing | Tile + vec256 + Packing | CPU   |
|----------|------|------|----------------|-------------------------|-------|
| GFLOPS/s | 48.2 | 0.9  | 2.3            | 7.9                     | 108.8 |

Tiling scheme from [5] with input (MR, NR, KC, MC, NC)

$$(i, j, k) \rightarrow$$
 
$$(j/\mathsf{NC}, k/\mathsf{KC}, i/\mathsf{MC}, j/\mathsf{NR}, i/\mathsf{MR}, k \mod \mathsf{KC}, j \mod \mathsf{NR}, i \mod \mathsf{MR})$$

MR·NR should fill vector registers KC·MR tile of B should be in L1 MR·NR tile of A should be in L2

<sup>[5]</sup> Uday Bondhugula (2020). Using MLIR for High-Performance Code Gen: Part I.









