

# Circuit Design with VHDL

3rd Edition *Volnei A. Pedroni*MIT Press, 2020

Slides Chapter 7
Predefined Data Types

Revision 1

## **Book Contents**

#### **Part I: Digital Circuits Review**

- 1. Review of Combinational Circuits
- 2. Review of Combinational Circuits
- 3. Review of State Machines
- 4. Review of FPGAs

#### Part II: VHDL

- 5. Introduction to VHDL
- 6. Code Structure and Composition
- 7. Predefined Data Types
- 8. User-Defined Data Types
- 9. Operators and Attributes
- 10. Concurrent Code
- 11. Concurrent Code Practice
- 12. Sequential Code
- 13. Sequential Code Practice
- 14. Packages and Subprograms
- 15. The Case of State Machines
- 16. The Case of State Machines Practice
- 17. Additional Design Examples
- 18. Intr. to Simulation with Testbenches

#### **Appendices**

- A. Vivado Tutorial
- **B.** Quartus Prime Tutorial
- C. ModelSim Tutorial
- D. Simulation Analysis and Recommendations
- E. Using Seven-Segment Displays with VHDL
- F. Serial Peripheral Interface
- G. I2C (Inter Integrated Circuits) Interface
- H. Alphanumeric LCD
- I. VGA Video Interface
- J. DVI Video Interface
- K. TMDS Link
- L. Using Phase-Locked Loops with VHDL
- M. List of Enumerated Examples and Exercises



## **VHDL for Synthesis Slides**

| Chapter | Title                                         |
|---------|-----------------------------------------------|
| 5       | Introduction to VHDL                          |
| 6       | Code Structure and Composition                |
| 7       | Predefined Data Types                         |
| 8       | User-Defined Data Types                       |
| 9       | Operators and Attributes                      |
| 10      | Concurrent Code                               |
| 11      | Concurrent Code – Practice                    |
| 12      | Sequential Code                               |
| 13      | Sequential Code – Practice                    |
| 14      | Packages and Subprograms                      |
|         | 5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13 |



#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 1. Main synthesizable types



# 1. Main synthesizable types

| Category              | Types                                                                                                           | Packages                         |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------|
| Standard types        | <pre>bit, bit_vector boolean, boolean_vector integer, natural, positive, integer_vector character, string</pre> | std                              |
| Standard-logic types  | <pre>std_ulogic, std_ulogic_vector std_logic, std_logic_vector</pre>                                            | std_logic_1164                   |
| Unsigned/signed types | unsigned, signed                                                                                                | numeric_std                      |
| Fixed-point types     | ufixed, sfixed                                                                                                  | fixed_generic_pkg<br>(fixed_pkg) |
| Floating-point type   | float                                                                                                           | float_generic_pkg<br>(float_pkg) |





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
  - 3. Subtypes
  - 4. Record types
  - 5. Description of predefined types, one-by-one
  - 6. Application examples for *standard-logic* types
  - 7. Type conversion
  - 8. Aggregation, concatenation, and resizing
  - 9. Type-qualification expressions

# 2. Type declarations (how types are created)



# 2. Type declarations (how types are created)

## For scalar types:

```
type type_name is type_definition;
```

```
Examples (of original VHDL declarations):
type bit is ('0', '1');
type integer is range -2147483648 to 2147483647;
```



# 2. Type declarations (how types are created)

## For scalar types:

```
type type_name is type_definition;
```

```
Examples (of original VHDL declarations):
type bit is ('0', '1');
type integer is range -2147483648 to 2147483647;
```

## For array types:

```
type type_name is array (range_spec) of base_type_name [range_spec]
```

```
Examples (of original VHDL declarations):
type bit_vector is array (natural range <>) of bit;
type integer_vector is array (natural range <>) of integer;
```





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 3. Subtypes



# 3. Subtypes

- Subtype = A type with a constraint
- Advantage (over a new type): Inherits all properties (operators and other functions) of parent type



# 3. Subtypes

- Subtype = A type with a constraint
- Advantage (over a new type): Inherits all properties (operators and other functions) of parent type



## Subtype declaration:

subtype subtype\_name is [resolution\_function] type\_name [range specification];

# 3. Subtypes

- Subtype = A type with a constraint
- Advantage (over a new type): Inherits all properties (operators and other functions) of parent type



## Subtype declaration:

```
subtype subtype_name is [resolution_function] type_name [range specification];
```

Example (of original VHDL declaration):

```
type integer is range -2147483648 to 2147483647; --range -2^{31} to 2^{31}-1 subtype natural is integer range 0 to integer high; --range 0 to 2^{31}-1
```



#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 4. Record types



# 4. Record types

- Can have multiple members
- Elements can be of different types
- Useful to manipulate several objects together
- Particularly helpful in simulation (e.g. example 18.2)



# 4. Record types

- Can have multiple members
- Elements can be of different types
- Useful to manipulate several objects together
- Particularly helpful in simulation (e.g. example 18.2)

```
Example: --Record type declaration:
    type memory_access is record
        word_addr: natural range 0 to 4095;
        data: std_logic_vector(15 downto 0);
    end record;

--Record type usage:
    signal ram_interface: memory_access;
...
    if ram_interface.word_addr=4095 then ...
```





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 5. Description of predefined types, one-by-one





| Category             | Types                                      | Abbreviations       |
|----------------------|--------------------------------------------|---------------------|
| Standard types       | bit, bit_vector                            | B, BV               |
|                      | boolean, boolean_vector                    | BO, BOV             |
|                      | integer, natural, positive, integer_vector | INT, NAT, POS, INTV |
|                      | character, string                          | CHAR, STR           |
| Standard-logic types | std_ulogic, std_ulogic_vector              | SU, SUV             |
|                      | std_logic, std_logic_vector                | SL, SLV             |
| Unsigned/signed      | unsigned                                   | UNS                 |
| types                | signed                                     | SIG                 |
| Fixed-point types    | ufixed                                     | UFIX                |
|                      | sfixed                                     | SFIX                |
| Floating-point type  | float                                      | FLO                 |



# 5. Description of predefined types, one-by-one



# 5. Description of predefined types, one-by-one



# 5. Description of predefined types, one-by-one



## 5. Description of predefined types, one-by-one

```
bit vector
        x <= "1101"; y <= b"101 0000";
boolean (2 values) x <= false; y <= true;</pre>
boolean_vector x <= (false, true, false);</pre>
integer (32 bits) x <= -255; y <= 1111;
         x <= 0;
natural
         x <= 255; fclk <= 50 000 000;
positive
integer_vector x \le (0, 1, 2, -3);
```



# 5. Description of predefined types, one-by-one

```
bit vector
         x <= "1101"; y <= b"101 0000";
boolean (2 values) x <= false; y <= true;</pre>
boolean_vector x <= (false, true, false);</pre>
integer (32 bits) x <= -255; y <= 1111;
          x <= 0;
natural
         x <= 255; fclk <= 50 000 000;
positive
integer_vector x \le (0, 1, 2, -3);
character (8 bits) x <= 'a';</pre>
string
        x <= "VHDL";
```



# 5. Description of predefined types, one-by-one



# 5. Description of predefined types, one-by-one



```
std_ulogic (type)
std_logic (subtype)
std_ulogic_vector (type)
std_ulogic_vector (subtype)
```

- Subtypes above = resolved versions of types above
- Resolution table: see section 7.6.2
- These are the most common types in the industry



# 5. Description of predefined types, one-by-one

```
Examples with std_ulogic or std_logic:
x <= '0';
y <= '-';
z <= 'Z';</pre>
```



# 5. Description of predefined types, one-by-one



```
Examples with std_ulogic or std_logic:
x <= '0';
y <= '-';
z <= 'Z';

Examples with std_ulogic_vector or std_logic_vector:
v <= "1101";
x <= b"1101_----";
y <= "011-1-0";
z <= (others => 'Z');
```

# 5. Description of predefined types, one-by-one

b) Standard-logic types

## Synthesis tools:

```
'L' = '0'
'H' = '1'
'X' = '-'
```



# 5. Description of predefined types, one-by-one

b) Standard-logic types

## Synthesis tools:

```
'L' = '0'
'H' = '1'
'X' = '-'
```

## Good design practice:

- 1) Use only ....???... for inputs
- 2) Use only ...???... for outputs
- 3) Use only ...???... for arithmetic circuits (inputs and outputs)



# 5. Description of predefined types, one-by-one

b) Standard-logic types

## Synthesis tools:

```
'L' = '0'
'H' = '1'
'X' = '-'
```

## Good design practice:

- 1) Use only '0', '1', '-' for inputs
- 2) Use only '0', '1', '-', 'Z' for outputs
- 3) Use only '0', '1' for arithmetic circuits (inputs and outputs)



# 5. Description of predefined types, one-by-one

b) Standard-logic types

# Circuit Design With VHDL Wolnei A. Pedroni third edition

#### Synthesis tools:

```
'L' = '0'
'H' = '1'
'X' = '-'
```

#### Good design practice:

- 1) Use only '0', '1', '-' for inputs
- 2) Use only '0', '1', '-', 'Z' for outputs
- 3) Use only '0', '1' for arithmetic circuits (inputs and outputs)
- 4) But for arithmetic, use SUV/SLV only for ports; for computations, adopt:
  - For integers: UNS/SIG
  - For fixed-point: UFIX/SFIX
  - For floating-point: FLOAT

# 5. Description of predefined types, one-by-one

c) Unsigned and signed types



## 5. Description of predefined types, one-by-one

- c) Unsigned and signed types
  - unsigned(L downto R) or unsigned(L to R)
  - signed(L downto R) or signed(L to R)
  - Represent integers
  - Based on std\_ulogic
  - signed employs two's complement for negative values



### 5. Description of predefined types, one-by-one

- c) Unsigned and signed types
  - unsigned(L downto R) or unsigned(L to R)
  - signed(L downto R) or signed(L to R)
  - Represent integers
  - Based on std\_ulogic
  - signed employs two's complement for negative values

#### **Recommendations:**

- Use these types for implementing integer arithmetic circuits
- Use only values '0' and '1'
- Use only R=0



## 5. Description of predefined types, one-by-one

c) Unsigned and signed types

```
signal x: unsigned(5 downto 0);
...

x <= "1000000"; --?
x <= "10_0000"; --?
x <= b"10_0000"; --?
x <= (others => '1'); --?
```



# 5. Description of predefined types, one-by-one

c) Unsigned and signed types

```
signal x: unsigned(5 downto 0);
...

x <= "1000000"; -- 32

x <= "10_0000"; -- illegal

x <= b"10_0000"; -- 32

x <= (others => '1'); -- 63
```



## 5. Description of predefined types, one-by-one

c) Unsigned and signed types

```
signal x: unsigned(5 downto 0);
x <= "100000"; -- 32
x <= "10_0000"; -- illegal</pre>
x <= b"10_0000"; -- 32
x <= (others => '1'); -- 63
signal y: signed(5 downto 0);
y <= "100000"; -- ?
y <= b"10_0000"; -- ?
y <= (others => '1'); -- ?
```



## 5. Description of predefined types, one-by-one

c) Unsigned and signed types

```
signal x: unsigned(5 downto 0);
x <= "100000"; -- 32
x <= "10_0000"; -- illegal</pre>
x <= b"10_0000"; -- 32
x <= (others => '1'); -- 63
signal y: signed(5 downto 0);
y <= "100000"; -- -32
y <= b"10_0000"; -- -32
y <= (others => '1'); -- -1
```



# 5. Description of predefined types, one-by-one

d) Fixed-point types



## 5. Description of predefined types, one-by-one

d) Fixed-point types

- ufixed(L downto R)
- sfixed(L downto R)
- Based on std\_ulogic
- Employs two's complement for negative values



## 5. Description of predefined types, one-by-one

d) Fixed-point types

- ufixed(L downto R)
- sfixed(L downto R)
- Based on std\_ulogic
- Employs two's complement for negative values

#### **Recommendations:**

- Use these types for implementing fixed-point arithmetic circuits
- Use only values '0' and '1'
- Remember that here L > R and usually R < 0</li>



# 5. Description of predefined types, one-by-one

d) Fixed-point types



Examples (with L=3 and R=-2):



## 5. Description of predefined types, one-by-one

d) Fixed-point types



Examples (with L=3 and R=-2):

```
signal x: ufixed(3 downto -2);
x <= "100101"; --2^3+2^0+2^{-2}=9.25 or uns/2^{-R}=37/4=9.25
x <= b"1001_01"; -- same
```



## 5. Description of predefined types, one-by-one

d) Fixed-point types



Examples (with L=3 and R=-2):



# 5. Description of predefined types, one-by-one



## 5. Description of predefined types, one-by-one



- IEEE standard
- Legal values
- Corresponding decimal value
- Rounding options
- Overflow, saturation, ...



## 5. Description of predefined types, one-by-one





## 5. Description of predefined types, one-by-one

- float32
- float64
- float128
- float(L downto R)
- Based on std\_ulogic
- Employs sign bit (no two's complement here)



## 5. Description of predefined types, one-by-one

e) Floating-point types

- float32
- float64
- float128
- float(L downto R)
- Based on std\_ulogic
- Employs sign bit (no two's complement here)

#### **Recommendations:**

- Use these types for implementing floating-point arithmetic circuits
- Use only values '0' and '1'
- Remember that here L > R and R < 0</li>



## 5. Description of predefined types, one-by-one

e) Floating-point types

Decimal value:

$$dec = (-1)^{S}(1+F)2^{E-BIAS}$$

Where: 
$$BIAS = 2^{Ewidth-1} - 1$$



## 5. Description of predefined types, one-by-one

e) Floating-point types

Decimal value:

$$dec = (-1)^{S}(1+F)2^{E-BIAS}$$

Where: 
$$BIAS = 2^{Ewidth-1} - 1$$

Example (with L=3 and R=-4):

```
signal x: float(3 downto -4);
x <= "10100110";
```

Decimal value of x:

$$x = (S=1)(E=010)(F=0110) = -(1+0.375)2^{2-3} = -0.6875$$



# 5. Description of predefined types, one-by-one

f) Type *real* 



## 5. Description of predefined types, one-by-one

- f) Type *real* 
  - Not synthesizable in general
  - But can be used as part of expressions whose output is synthesizable
  - Requires package math\_real



### 5. Description of predefined types, one-by-one

- f) Type *real* 
  - Not synthesizable in general
  - But can be used as part of expressions whose output is synthesizable
  - Requires package math\_real

Example: Number of bits needed to represent an integer

```
library ieee;
use ieee.math_real.all;
...
signal count: natural range 0 to MAX;
constant NUM_BITS: natural := integer(ceil(log2(real(MAX+1))));
```



# 5. Description of predefined types, one-by-one

Closing example...



# 5. Description of predefined types, one-by-one

Closing example...



| Category                 | Types                                                                                                           | Abbreviations                                        |
|--------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| Standard types           | <pre>bit, bit_vector boolean, boolean_vector integer, natural, positive, integer_vector character, string</pre> | B, BV<br>BO, BOV<br>INT, NAT, POS, INTV<br>CHAR, STR |
| Standard-logic types     | <pre>std_ulogic, std_ulogic_vector std_logic, std_logic_vector</pre>                                            | SU, SUV<br>SL, SLV                                   |
| Unsigned/signed<br>types | unsigned<br>signed                                                                                              | UNS<br>SIG                                           |
| Fixed-point types        | ufixed<br>sfixed                                                                                                | UFIX<br>SFIX                                         |
| Floating-point type      | float                                                                                                           | FLO                                                  |



### 5. Description of predefined types, one-by-one

```
x1 <= '1';
x2 <= false;
x3 <= "false";
x4 <= "0-00000-";
x5 <= 011011;
x6 <= 50 000 000;
x7 \leftarrow (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false;
x3 <= "false";
x4 <= "0-00000-";
x5 <= 011011;
x6 <= 50 000 000;
x7 \leftarrow (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false";
x4 <= "0-00000-";
x5 <= 011011;
x6 <= 50 000 000;
x7 \leftarrow (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-";
x5 <= 011011;
x6 <= 50 000 000;
x7 \leftarrow (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011;
x6 <= 50 000 000;
x7 <= (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000;
x7 <= (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000; --same as x5
x7 <= (others => 'Z');
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000; --same as x5
x7 \leftarrow (others => 'Z'); --same as x4
x8 <= ('1', '1', '0', '1', '0');
x9 <= "11" & "010";
```



## 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000; --same as x5
x7 \leftarrow (others => 'Z'); --same as x4
x8 \leftarrow ('1', '1', '0', '1', '0'); --same as x4 plus BV
x9 <= "11" & "010";
```



### 5. Description of predefined types, one-by-one

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000; --same as x5
x7 \leftarrow (others => 'Z'); --same as x4
x8 \leftarrow ('1', '1', '0', '1', '0'); --same as x4 plus BV
x9 <= "11" & "010"; --same as x8
```



# 5. Description of predefined types, one-by-one

Closing example... Which are the possible types of the data below?

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --B0
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50_000_000; --same as x5
x7 <= (others => 'Z'); --same as x4
x8 <= ('1', '1', '0', '1', '0'); --same as x4 plus BV
x9 <= "11" & "010"; --same as x8</pre>
```

Which options should be eliminated and why?



## 5. Description of predefined types, one-by-one

Closing example... Which are the possible types of the data below?

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --BO
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50 000 000; --same as x5
x7 \leftarrow (others => 'Z'); --same as x4
x8 \leftarrow ('1', '1', '0', '1', '0'); --same as x4 plus BV
x9 <= "11" & "010"; --same as x8
```

Which options should be eliminated and why?



## 5. Description of predefined types, one-by-one

Closing example... Which are the possible types of the data below?

```
x1 <= '1'; --B, SU/SL, CHAR
x2 <= false; --B0
x3 <= "false"; --STR
x4 <= "0-00000-"; --STR, SUV/SLV, UNS/SIG, UFIX/SFIX, FLOAT
x5 <= 011011; --INT, NAT, POS
x6 <= 50_000_000; --same as x5
x7 <= (others => 'Z'); --same as x4
x8 <= ('1', '1', '0', '1', '0'); --same as x4 plus BV
x9 <= "11" & "010"; --same as x8</pre>
```

Which options should be eliminated and why? Use only '0' and '1' for arithmetic!





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 6. Application examples for standard-logic types



# 6. Application examples for standard-logic types

1) Why does this circuit need a standard-logic type?



| ena | outp |  |
|-----|------|--|
| 1   | inp  |  |
| 0   | ZZZ  |  |



# 6. Application examples for standard-logic types

1) Why does this circuit need a standard-logic type?



Because of the high-impedance state ('Z')



## 6. Application examples for standard-logic types

1) Why does this circuit need a standard-logic type?

```
library ieee;
 3 use ieee.std_logic_1164.all;
 4
   entity tri state buffer is
                                                  ena
       generic (
 6
          NUM BITS: natural := 16);
       port (
          inp: in std_logic_vector(NUM_BITS-1 downto 0);
          ena: in std logic;
10
          outp: out std_logic_vector(NUM_BITS-1 downto 0));
11
   end entity;
13
   architecture tri_state of tri_state_buffer is
   begin
       outp <= inp when ena else (others => 'Z');
16
   end architecture;
18
```



# 6. Application examples for standard-logic types

2) Why does this circuit need a standard-logic type?



| <b>a</b> <sub>2</sub> <b>a</b> <sub>1</sub> <b>a</b> <sub>0</sub> | $b_1 b_0$  |
|-------------------------------------------------------------------|------------|
| 0 0 0                                                             | - 0        |
| 0 0 1                                                             | 1 0        |
| 0 1 0                                                             | <b>–</b> 1 |
| 0 1 1                                                             |            |
| 1 0 0                                                             | 0 –        |
| 1 0 1                                                             | 0 0        |
| 1 1 0                                                             | 0 –        |
| 1 1 1                                                             | 0 1        |



# 6. Application examples for standard-logic types

2) Why does this circuit need a standard-logic type?



Because of the don't care state ('-')



## 6. Application examples for standard-logic types

2) Why does this circuit need a standard-logic type?

```
library ieee;
    use ieee.std logic 1164.all;
 4
    entity circuit_with_dontcare is
       port (
 6
          a: in std logic vector(2 downto 0);
          b: out std logic vector(1 downto 0));
    end entity;
10
    architecture truth table of circuit with dontcare is
12
   begin
       with a select
13
14
          b <= "-0" when "000",
                "10" when "001",
15
                "-1" when "010",
16
17
                "--" when "011",
                "0-" when "100" | "110",
18
                "00" when "101",
19
                "01" when others;
20
    end architecture;
22
```





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 7. Type conversion



# 7. Type conversion

## Three options:

- Automatic Conversion
- Type Cast
- Type-Conversion Functions



## 7. Type conversion

## Three options:

- Automatic Conversion
- Type Cast
- Type-Conversion Functions

## a) Automatic Conversion

Occurs when dealing directly with the base type

```
bv(0) <= b; --single element of type bit on both sides
sl <= slv(7); --single element of type std_logic on both sides</pre>
```



## 7. Type conversion

## Three options:

- Automatic Conversion
- Type Cast
- Type-Conversion Functions

## b) Type cast

- Between integer and real
- Between std\_(u)logic\_vector, unsigned, and signed

```
slv <= std_logic_vector(uns); --type cast from UNS to SLV
uns <= unsigned(slv); --type cast from SLV to UNS
sig <= signed(uns); --type cast from UNS to SIG
int <= integer(re); --type cast from RE to INT</pre>
```



## 7. Type conversion

## Three options:

- Automatic Conversion
- Type Cast
- Type-Conversion Functions

## c) With a type-conversion function

See table next

```
uns <= to_unsigned(int, 8); --INT to UNS, with 8 bits
int <= to_integer(uns); --UNS to INT, with same # of bits
sfix <= to_sfixed(int, 3, -4); --INT to SFIX, with L=3 and R=-4</pre>
```



# 7. Type conversion

Table 7.10
Predefined type-conversion functions for synthesizable types and subtypes

| From type            | To type               | Type-conversion function |                                  | Package of origin    |
|----------------------|-----------------------|--------------------------|----------------------------------|----------------------|
|                      | std_ulogic_vector     | 1                        | to_std_ulogic_vector(arg, width) | numeric_std_unsigned |
|                      | std_logic_vector      | 2                        | to_std_logic_vector(arg, width)  | numeric_std_unsigned |
|                      | unsigned              | 3                        | to_unsigned(arg, width)          | numeric_std          |
| integer,             | signed                | 4                        | to_signed(arg, width)            | numeric_std          |
| natural,<br>positive | ufixed                | 5                        | to_ufixed(arg, L, R)             | flxed_generic_pkg    |
|                      | sfixed                | 6                        | to_sflxed(arg, L, R)             | flxed_generic_pkg    |
|                      | float                 | 7                        | to_float(arg, Ewidth, Fwidth)    | float_generic_pkg    |
|                      | real                  | 8                        | Type cast: real(arg)             | math_real            |
| bit                  | std_ulogic, std_logic | 9                        | to_stdulogic(arg)                | std_logic_1164       |
| hit wasten           | std_ulogic_vector     | 10                       | to_stdulogicvector(arg)          | std_logic_1164       |
| bit_vector           | std_logic_vector      | 11                       | to_stdlogicvector(arg)           | std_logic_1164       |
| std_ulogic,          | bit                   | 12                       | to_bit(arg)                      | std_logic_1164       |



See complete table in section 7.10.3

# 7. Type conversion

A special case: How to convert INT ↔ SLV/SUV?



# 7. Type conversion



A special case: How to convert INT  $\leftrightarrow$  SLV/SUV?

```
use ieee.std_logic_1164.all;
use ieee.numeric_std.all;
...
slv <= std_logic_vector(to_signed(int, 8)); --from INT to SLV
int <= to_integer(signed(slv)); --from SLV to INT

(assumed that package numeric_std_unsigned is not supported)</pre>
```



#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

8. Aggregation, concatenation, and resizing



# 8. Aggregation, concatenation, and resizing

a) Aggregation



# 8. Aggregation, concatenation, and resizing

## a) Aggregation

- Single-values, written between parentheses
- Separated by comma
- Keyword others often helpful
- Multi-value pieces allowed in VHDL 2008



## 8. Aggregation, concatenation, and resizing

## a) Aggregation

- Single-values, written between parentheses
- Separated by comma
- Keyword others often helpful
- Multi-value pieces allowed in VHDL 2008

Examples (with *positional* and *named* associations):



# 8. Aggregation, concatenation, and resizing

b) Concatenation



# 8. Aggregation, concatenation, and resizing

- b) Concatenation
  - Uses "&" operator
  - Parentheses are optional (might improve readability)
  - Keyword others not allowed
  - Concatenation of aggregates is legal



## 8. Aggregation, concatenation, and resizing

## b) Concatenation

- Uses "&" operator
- Parentheses are optional (might improve readability)
- Keyword others not allowed
- Concatenation of aggregates is legal



# 8. Aggregation, concatenation, and resizing

c) The *resize* function



## 8. Aggregation, concatenation, and resizing

- c) The *resize* function
  - VHDL-2008: Resize includes BV, SUV/SLV, UNS/SIG, UFIX/SFIX, FLO
  - Full details shown in section 7.9.3
  - Except for UNS/SIG, compilation support might still be limited



# 8. Aggregation, concatenation, and resizing

- c) The *resize* function
  - VHDL-2008: Resize includes BV, SUV/SLV, UNS/SIG, UFIX/SFIX, FLO
  - Full details shown in section 7.9.3
  - Except for UNS/SIG, compilation support might still be limited

The case of UNS/SIG:  $00 - b_4$   $a_2 - b_2$   $a_1 - b_1$   $a_0 - b_2$ 3:5 unsigned extension









## 8. Aggregation, concatenation, and resizing

- c) The *resize* function
  - VHDL-2008: Resize includes BV, SUV/SLV, UNS/SIG, UFIX/SFIX, FLO
  - Full details shown in section 7.9.3
  - Except for UNS/SIG, compilation support might still be limited

#### The case of UNS/SIG:

```
Example (for SIG):
```

```
signal s1: signed(7 downto 0); --8 bits
signal s2: signed(5 downto 0); --6 bits
...
s1 <= resize(s2, 8); --result: s1 = s2(5) & s2(5) & s2
s2 <= resize(s1, 6); --result: s2 = s1(7) & s1(4 downto 0)</pre>
```





#### Chapter 7

# **Predefined Data Types**

- 1. Main *synthesizable* types
- 2. Type declarations (how types are created)
- 3. Subtypes
- 4. Record types
- 5. Description of predefined types, one-by-one
- 6. Application examples for *standard-logic* types
- 7. Type conversion
- 8. Aggregation, concatenation, and resizing
- 9. Type-qualification expressions

# 9. Type-qualification expressions



# 9. Type-qualification expressions

- Help compiler resolve ambiguities about type of an object
- Require the ' (tick) symbol, as shown below

```
type_name'(expression);
```



## 9. Type-qualification expressions

- Help compiler resolve ambiguities about type of an object
- Require the '(tick) symbol, as shown below

```
type_name'(expression);
```

```
signal x, y: integer range ...;
...
y <= x when x > "1001" else 0; --illegal (type of "1001" undetermined)
y <= x when x > signed'("10001") else 0; --legal
```



# 9. Type-qualification expressions

- Help compiler resolve ambiguities about type of an object
- Require the '(tick) symbol, as shown below

```
type_name'(expression);
```

#### Example:

```
signal x, y: integer range ...;
...
y <= x when x > "1001" else 0; --illegal (type of "1001" undetermined)
y <= x when x > signed'("10001") else 0; --legal
```

How do we know the 1<sup>st</sup> expression above is illegal?



## 9. Type-qualification expressions

- Help compiler resolve ambiguities about type of an object
- Require the '(tick) symbol, as shown below

```
type_name'(expression);
```

#### Example:

```
signal x, y: integer range ...;
...
y <= x when x > "1001" else 0; --illegal (type of "1001" undetermined)
y <= x when x > signed'("10001") else 0; --legal
```

How do we know the 1<sup>st</sup> expression above is illegal?

- It involves a comparison operator (>)
- So we check table 9.5, where we see that INT can be compared to INT, SIG, SFIX, FLO, ...
- Therefore, the type of "10001" cannot be determined unambiguously





# End of Chapter 7