# EECS 151 RISC-V CPU

## Team 6: Reza Sajadiany, Peyrin Kao

## December 2021

## Contents

| 1 | Project Functional Description and Design Requirements | 2             |
|---|--------------------------------------------------------|---------------|
| 2 | High Level Organization 2.1 Diagram                    | <b>3</b><br>3 |
| 3 | Detailed Description of Submodules                     | 4             |
|   | 3.1 Decoder module                                     | 4             |
|   | 3.2 Address space                                      |               |
|   | 3.3 Write enable                                       | 4             |
|   | 3.4 Forwarding module                                  |               |
|   | 3.5 Stall                                              | 4             |
|   | 3.6 Jal                                                |               |
|   | 3.7 FIFO                                               |               |
|   | 3.8 Audio synthesizer                                  | 5             |
| 4 | Pipelining Structure                                   | 5             |
|   | 4.1 Forwarding                                         | 5             |
|   | 4.2 Stalling                                           |               |
| 5 | Verification                                           | 5             |
| 9 | 5.1 Debugging approach                                 | _             |
|   | on bookssing approach                                  | O             |
| 6 | Status and Results                                     | 6             |
|   | 6.1 Implementation status                              |               |
|   | 6.2 Performance                                        |               |
|   | 6.3 Optimization                                       |               |
|   | 6.3.1 Base design                                      |               |
|   | 6.3.2 Four stage pipeline                              |               |
|   | 6.3.3 Removing the forwarding path                     |               |
|   | 6.3.4 Microarchitectural optimizations                 |               |
|   | 6.3.5 Delaying the UART transactions                   |               |
|   | 6.4 Design trade-offs                                  |               |
|   | 6.5 FPGA Utilization                                   | 10            |
| 7 | Conclusion                                             | 10            |

## 1 Project Functional Description and Design Requirements

This particular implementations of the RISC-v CPU that we implemented on FPGA boards is capable of executing RISC-V base integer instructions with additional functionality for an audio accelerator. A pipelined RISC-V CPU should be able to accept instructions through BIOS and instructions transferred through UART directly into the instruction memory (IMEM). This scheme allows the FPGA board to be booted in the bios mode and be able to receive compiled hex code as a stored program into the instruction memory. In addition, the CPU should be able to read and write from the provided DMEM, BIOS, IMEM, and memory mapped IO. The CPU can read directly from I/O using the memory-mapped I/O scheme.

For performance, our CPU started as a 3 stage pipelined processor, and forwarding paths were implemented to resolve data hazards where it was possible. We considered different designs and analyzed the trade-offs in optimization step. Different micro-architectural designs had direct impact on the CPI and the frequency of our CPU. However, considering every aspect of performance and functionality, we were able to achieve 75 MHz frequency on a 3 stage pipeline with a CPI of 1.163 for the matrix multiplication program as shown below.

In addition to the base RISC-V CPU, we also implemented an audio accelerator that can perform FM synthesis to play sounds of different tones and timbres. This part of the CPU is using a different clock frequency which is 150 Mhz. As a result, to communicate between these two clock domains, a 4-way hand shake was needed so that the data would not be corrupted.

The 75 Mhz critical path timing was met and the matrix multiply CPI:  $CPI = \frac{15008493}{12894957} = 1.16$ 



## 2 High Level Organization

## 2.1 Diagram



To make our design modular and to make testing more reliable, we divided the CPU into several smaller modules:

- The arithmetic logic unit (ALU) performs different arithmetic operations on 32-bit values.
- An address space decoder determined whether an instruction should be writing or reading, and whether it should interact with DMEM, MMIO, IMEM, or BIOS memory.
- A byte select module interacted with word-aligned memory in order to support loading bytes and half-words from the memory.
- A comparator helped determine whether branches should be taken and evaluated the address for a taken branch.
- A decoder calculated the control logic signals for a given instruction, assigned the values to their corresponding fields of a structure.
- A forwarding module determined whether forwarding was needed.
- The immediate generator determined the correct immediate from a given instruction.
- A module calculated the address for jal instructions in the decode stage.
- A register file that contains 32-bit registers with two asynchronous read ports and one synchronous write port.
- A stalling module that determined whether a stall is needed to resolve a hazard.
- A write-enable module that calculated the correct write mask to use to interact with word-aligned DMEM on store instructions, and the correct value from DMEM to write back into the register on read instructions.

## 3 Detailed Description of Submodules

Organizing our RTL code using a CPU level package allowed us to have a cleaner RTL and made debugging easier.

#### 3.1 Decoder module

The control signals were packed into a struct whose fields were used in the decode and execute stage. By packing the control signals into a struct, the entire set of control signals could easily be pipelined or passed around the CPU as a group without managing many independent wires and flops. The fields in this struct are listed below. Note we had another struct that packed the signals needed for write-back stage only:

```
typedef struct packed {
    reg [3:0] alu_sel;
                                // selects ALU operation
                                // selects first input to ALU
    reg
               alu_a_sel;
                                // selects second input to ALU
    reg
               alu_b_sel;
    reg [2:0]
               wb:
                                // selects whether to write back ALU, PC+4, or memory data
   reg [1:0]
                                // selects memory read, write or neither
               mem_rw;
                                // selects whether to write to register
               reg_file_wen;
    reg
                                // selects whether instruction is CSRW
    reg
               csr_en;
               csr_reg_imm;
   reg
                                // selects whether instruction is CSRW or CSRWI
                               // byte == 100, half == 010, full word == 001
    reg [2:0]
               byte_half_full;
               unsigned_load;
                                // selects whether to perform a signed or unsigned load
    reg
                                // selects which bits of the instructions are used in the immediate
    reg [2:0]
               imm_sel;
               branch_unsign;
                                // selects whether the branch comparison is unsigned
    reg
                                // selects whether the branch is taken
               branch;
    reg
                                // selects which type of branch instruction to check for
    reg [2:0]
               branch_sel;
   reg [4:0]
                                // selects the first register rs1
               rega;
                                // selects the second register rs2
    reg [4:0]
               regb;
   reg [4:0]
               rd;
                                // selects the destination register
                                // selects whether the instruction is jal
    reg
               jal;
                                // selects whether the instruction is jalr
    reg
               jalr;
} Decoder_t;
```

## 3.2 Address space

The address space uses the last nibble of the address to determine whether the CPU should read or write from DMEM, IMEM, or I/O. Note that IMEM is write-only and BIOS is read-only, so reads and writes respectively had to be disabled in those cases.

#### 3.3 Write enable

The write-enable module checked the bottom 2 bits of the address and a control signal indicating what type of load or store was being performed (word, half-word, or byte, and unsigned or signed) and selected a write mask for writes and a 32-bit data value to write into the corresponding mnemory unit.

#### 3.4 Forwarding module

To make our debugging process easier, we implemented the logic needed for forwarding path to ALU inputs into a separate module. This module decided wether or not forwarding is needed and outputs the select bits for the ALU input mux.

#### 3.5 Stall

The logic for stalls resides in the corresponding module. The only stalls that occurs for our data path is the stall due to a load from memory and using the data from that load to execute a branch instruction or a jalr instruction.

#### 3.6 Jal

The jal module skips the execute stage to add the PC and the immediate earlier in the pipeline. This helps to jump immediately after fetching the jal instruction.

#### 3.7 FIFO

The FIFO design is based on the conventional read/write pointers. Using an extra bit for the pointers allowed us to differentiate between empty and full status of the FIFO. The usage of FIFO in our design was to store the button presses on the FPGA board.

### 3.8 Audio synthesizer

Our implementation of the audio accelerator is capable of up to 4 voices to be used for the synthesizer. The synthesis module was pipelined to 4 stages to meet the 150 Mhz timing requirement. The module is designed with the use of N\_VOICES parameter such that 1-4 voices can be synthesized.

## 4 Pipelining Structure

We implemented a 3-stage pipeline. The three stages are:

- Instruction fetch
  - The instruction fetch stage gets the appropriate instruction based on the address from IMEM or BIOS. We store the PC that was just used to fetch an instruction to propagate it down the pipline.
- Instruction decode
  - The instruction decode stage uses the decoder module to calculate the control logic signals for the given instruction. We also would resolve the address for jal instructions in this stage and jump immediately. Immediates are generated and the register file access occurs in this stage. In addition, if there is a need to stall the CPU and re-do the same instruction, we deliver NOP signals rather than the actual signals to the control register.
- Execute and memory

The execute and memory read/write stage contains the ALU, the comparator, the modules to interact with memory, and connections to the DMEM, IMEM, and BIOS sections for memory interaction. The memory mapped IO registers such as LED, FCW's (for audio synthesis), and instruction and cycle counters reside in the execute/memory stage.

## 4.1 Forwarding

Forwarding paths were implemented from the stored result of the ALU in the register between the execute and write-back to the input of the ALU in case of a data dependency between two instructions. Forwarding paths were also needed from the output of the memory (dout\_bytes\_selected) to the input of the ALU and comparator. To improve on our critical path we decided to avoid forwarding paths from memory as an effort to optimize our frequency. However, we later decided on including those paths for the benefit of lower stalls (based on the performance of our matmult).

#### 4.2 Stalling

There are only two cases that we had to stall the CPU by 1 cycle: a jalr after a lw/lh/lb with the jalr needing the data from the load. And a branch after a load where the branch depends the data from the load. In those two cases, we would stall for 1 cycle for the memory read to finish.

## 5 Verification

We began by writing Verilog testbenches to test the smaller modules (e.g. ALU, immediate generator, decoder, etc.). After those were passing, we moved on to the provided Verilog testbench for the entire CPU. This helped us find bugs in our CPU and submodules (despite modularization, the CPU was still the most complicated module of the design). When those were passing, we wrote a few additional tests in the CPU testbench to test additional hazards, and using those tests, we fixed our CPU further.

Once all Verilog testbenches passed, we moved to the provided RISC-V ISA tests. Some of these ISA tests passed immediately after the CPU testbench passed, while others failed. For the instructions that failed, we wrote custom assembly tests to further investigate why they were failing, as the provided ISA tests were difficult to debug.

Once the ISA tests passed, we moved to the provided C tests. Because the ISA tests were fairly comprehensive, no debugging of the C tests was necessary.

The most helpful debugging tools were viewing waveforms in DVE and using \$display statements in the Verilog testbenches to log values during testbench execution.

### 5.1 Debugging approach

To debug our design, we mainly used the waveform tool (DVE) and traced down the signals that were causing the issues.



One of the most important key observations that we realized throughout the debugging cycles is to avoid having logic that creates X values intentionally. The use of X values became mainly for the cases such as a case statement default case, which we knew should never happen. For instance, the input of the ALU has a mux that should never become an X value. As a result, at any opint that we saw X signals in our waveform, we knew there had to be a bug causing it.

## 6 Status and Results

### 6.1 Implementation status

Our CPU passes all the required functionality listed below:

cpu\_tb, asm\_tb, isa-tests, tests, echo\_tb, bios\_tb, bios on the FPGA, mmult on the FPGA, user\_io\_test on the FPGA, piano on the FPGA.

To ensure the functionality of our CPU and sub-modules, we also have written test benches dedicated to sub-modules. We generated some assembly tests and we pass all the tests.

#### 6.2 Performance

Our latest design runs at 75 MHz. Three or more attempts at optimization changed the frequency, but 75 MHz is the highest frequency we were able to obtain without sacrificing the performance of our matmult.

The critical path of our design is located at memory reads, byte select, and forwarding paths to the execute stage.



### 6.3 Optimization

We considered three different designs for optimization purposes after the first (base) design:

## 6.3.1 Base design

To optimize our CPU in a way that would be apparent and result in a better performance, we opted to minimize our branch and jump penalties. This approach landed itself to a design that might not be considered a usual RISC-V pipeline core. We decided to place the branch comparator in the decode stage so that the branch result is determined as soon as decode stage. Having a jump unit in the decode stage was another idea to minimize the number of cycles that we have to stall in order to branch/jump to the appropriate PC. The jump unit is responsible for adding the PC to the immediate value to compute the PC where we jump. This 3 stage pipeline, was designed with the purpose of making the Instruction Per Cycle as high as possible.

Some of the most interesting aspect of this design came into play after the realization that in order to be able to jump and branch correctly, we need to resolve the hazards that might exist for branch and jalr instructions. For example:

```
addi x1 x2 x3 jalr rd x1 0
```

or in some cases, it is actually not possible to forward with our design and a stall is inevitable:

$$\begin{array}{cccc} lw & x2 & 0(x3) \\ jalr & rd & x2 & 0 \end{array}$$

The same kind of hazards would also occur for branch instructions. In our design we would know the result of the ALU for any kind of ALU dependency, but the result of memory reads are not available at that point in the decode stage. In those cases, we would stall and wait for the memory read to be available and forward that result to the jump unit and comparator. We were able to make this design fully functional with a very low number of stalls occurring during the matrix multiply workload.



The base design performance was limited due to the critical path created by the forwarding lines.

 $\frac{cycle}{instruction} = \frac{12894957}{12894956} = 1.00$ The most important flaw of this design was its long critical path of 20 nanoseconds. This critical path could only achieve a frequency of 50 Mhz.

#### 6.3.2Four stage pipeline

After realizing our critical path, we designed a 4-stage pipeline so that our critical path is broken into two stages. We split the execute/memory stage to two separate stages. The 4-stage implementation should be available to checkout in our git history:



This design did not help with the critical path since at that point we noticed that the critical path is after the reads from the memory and throughout the forwarding paths. As a result, we decided on the 3-stage pipeline.

#### Removing the forwarding path

To reduce the critical path length, we removed the forwarding path from the output of the memory to the input of the ALU and the comparator. This way we did not have any load on the output of the byte select other than the write back mux. This optimization increased our frequency from 70 to 75 Mhz. The critical path was indicating a path that existed in the decode stage. The path included the stall logic, and the mux that was placed to choose between instruction memory and bios output from the fetch stage.

Critical path: 13.1 ns (paths from imem, to stall and back to bios and imem).

$$CPI = \frac{cycle}{instruction} = \frac{12894957}{15216070} = 1.19$$

#### 6.3.4 Microarchitectural optimizations

To avoid high fanouts that were present as part of netlists in the timing report, we decided to use duplicate units and flops and divide the load between the copies. As an example, we added a separate address adder to avoid the mux that is selecting in the output of the ALU. The address adder would only feed into the memory units.

In addition, we duplicated the flops that were used throughout the datapath. Using the first copy for half of the load and the second copy for the rest of the load. This way we lowered the capacitance load that one particular flop or combinational logic had to load.

We also searched through the Xilinx user guide for optimization flags that optimizes for low fanout. In the case that we missed a net with a high fanout, the routing and placement optimization would duplicate the element appropriately. The flag used was <code>-fanout\_opt</code> in the impl.tcl script.

We also realize that some of the if/else if statements were implemented as priority blocks, which is not the intended design. Therefore, we went through many of our if/else if statements and changed them to be unique case blocks that would infer a multiplexor.

#### 6.3.5 Delaying the UART transactions

For our final attempt to improve the critical path, we delayed all the UART transactions by one cycle. All the UART writes would happen in the write back stage. This reduced the UART sections from our critical path and achieved the final 75 Mhz frequency without hurting the performance in any way.  $CPI = \frac{15008493}{12894957} = 1.16$ 

```
Max Delay Paths
 File Edit View Search Terminal Tabs Help
                                                                                                                                     Slack (MET) :
                                                                                                                                                                                0.339ns (required time - arrival time)
CPU/control ex wb reg[rd][1]/C
                                                                                                                                                                               (rising edge-triggered cell FDRE clocked by cpu_clk_int {rise@0.000ns fall@6.667ns period=13.333ns})

CPU/bios_mem/douth_req_0/ADDRBMRADDR[4]

(rising edge-triggered cell RAMB36E1 clocked by cpu_clk_int {rise@0.000ns fall@6.667ns period=13.333ns})

cpu_clk_int
                                                                                                                                        Destination:
  nrecognized token:
151> jal 10000000
Result: 0001f800
                                                                                                                                        Path Type:
Requirement:
Data Path Delay:
                                                                                                                                                                                      333ns (cpu_clk_int rise@13.333ns - cpu_clk_int
290ns (logic 2.777ns (22.596%) route 9.513ns (
(CARRY4=3 LUT2=1 LUT3=3 LUT4=1 LUT5=1 LUT6=4)
 Cycle Count: 00e502ed
Instruction Count: 00c4c2ed
                                                                                                                                         Logic Levels:
Clock Path Skew:
                                                                                                                                                                                                   2.307ns = ( 15.640 - 13.333 )
2.407ns
                                                                                                                                             estination Clock Delay
151>
                                                                                                                                            Clock Pessimism Re
                                                                                                                                             ock Uncertainty:
Fotal System Jitter
                                                                                                                                                                                              ((TSJ^2 + DJ^2)^1/2) / 2 + PE
                                                                                                                                                                                                   0.071ns
0.263ns
0.000ns
                                                                                                                                            Discreté Jitter
```

### 6.4 Design trade-offs

Throughout the optimization steps, we realized that we need to consider the trade-offs of our one implementation over the other. Our first design is an example of such scenario where we optimized the CPI, but at the cost of a large critical path. We also got rid of forwarding paths at some stage in our optimization efforts. The frequent stalls after removing the forwarding path did not help the performance of our CPU.

## 6.5 FPGA Utilization



## 7 Conclusion

Our project was successfully finished. We achieved all of the goals that we set up at the beginning of the phase 1. Our CPU is functionally correct and performs well for the workloads that we tested such as matrix multiply. As a team, we worked on the project together and learned to make design choices and decide on trade-offs.