

## SRAM Controller for Intel DE-Series Boards

For Quartus Prime 16.1

## 1 Core Overview

The SRAM Controller communicates with the  $1M \times 16$  asynchronous CMOS static RAM (SRAM) chip on Intel's DE2-115 Board. It provides a convenient byte-addressable interface for using the SRAM chip on the DE2-115 board.

## 2 Functional Description

By mapping Avalon<sup>®</sup> Switch Fabric signals to the SRAM chip, the SRAM Controller enables users to read or write the SRAM from a master device (such as the Nios<sup>®</sup> II processor) as a normal memory operation. The Avalon Switch Fabric handles addressing automatically and 8, 16 and 32-bit read/write transfers are supported.

Because the data inside the SRAM Controller are registered, for 8-bit or 16-bit data, there will be two clock cycles of latency for a read operation and one clock cycle of latency for a write operation. For 32-bit data, the Avalon Switch Fabric automatically breaks the data into two 16-bit words and transfers them one by one. As a result, there will be a delay of five clock cycles for reading 32-bit data and a delay of two clock cycles for writing 32-bit data to the SRAM.

Below shows two example timing diagrams for reading and writing 32-bit data. Figure 1 shows writing 0xAAAABBBB and 0xCCCCDDDD to SRAM address 0x00000000 and 0x00000004, and Figure 2 shows how 0xAAAABBBB is read from the SRAM.



Figure 1. Timing diagram of writing 32-bit data to the SRAM



Figure 2. Timing diagram of reading 32-bit data from the SRAM

The SRAM Controller supports a clock frequency of 50 MHz, which is readily available on the DE2-115 Board.

## 3 Instantiating the Core

The SRAM Controller can be instantiated in a system using Qsys or as a standalone component from the IP Catalog within the Quartus II software. There is no need to configure the controller. Once instantiated the user can use the SRAM in the same way as using an On-Chip Memory. Any read or write operation to an address within SRAM Controller's address range will be read or written to the SRAM on the DE2-115 boards. Note that the SRAM Controller has a longer read/write latency than the On-Chip Memory and needs two transfers for 32-bit data, hence it is not recommended for designs that require fast memory response.

Copyright © 1991-2016 Intel Corporation. All rights reserved. Intel, The Programmable Solutions Company, the stylized Intel logo, specific device designations, and all other words and logos that are identified as trademarks and/or service marks are, unless noted otherwise, the trademarks and service marks of Intel Corporation in the U.S. and other countries. All other product or service names are the property of their respective holders. Intel products are protected under numerous U.S. and foreign patents and pending applications, mask work rights, and copyrights. Intel warrants performance of its semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel Corporation. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

This document is being provided on an "as-is" basis and as an accommodation and therefore all warranties, representations or guarantees of any kind (whether express, implied or statutory) including, without limitation, warranties of merchantability, non-infringement, or fitness for a particular purpose, are specifically disclaimed.