| Name                             | Description                                             |
|----------------------------------|---------------------------------------------------------|
| $\alpha_R$                       | overhead area per kB of register-memory per vector-unit |
| $\alpha_M$                       | overhead area per kB of shared-memory per SM            |
| $\alpha_{L1}$                    | L1 cache overhead area per SM-pair                      |
| $\alpha_{L2}$                    | L2 cache overhead area                                  |
| $\alpha_{oh}$                    | common overhead area (I/O, global routing etc) per SM   |
| $\beta_R$                        | area per register-file-bank per kB per vector-unit      |
| $\beta_M$                        | area per shared-memory-bank per kB per SM               |
| $\beta_{L1}$                     | L1 cache area per kB per SM-pair                        |
| $\beta_{L2}$                     | L2 cache area per kB                                    |
| $\beta_{VU}$                     | core-logic area within a vector-unit                    |
| $n_{ m SM}$                      | total number of SM on the GPU chip                      |
| $n_{ m V}$                       | number of vector-units per SM                           |
| $R_{ m VU}$                      | kB of register files per vector-unit                    |
| $M_{\mathrm{SM}}$                | kB of shared memory per SM                              |
| $L1_{\mathrm{SMpair}}$           | kB of L1 cache per SM-pair                              |
| $L2_{\rm SM}$                    | kB of L2 cache                                          |
| $\mathcal{A}_{\mathrm{tot}}$     | total GPU chip die area                                 |
| $\mathcal{A}_{\mathrm{SM}}$      | total shared-memory die area                            |
| $\mathcal{A}_{\mathrm{cache}}$   | total cache die area                                    |
| $\mathcal{A}_{\mathrm{oh}}$      | total on-chip overhead die area                         |
| $\mathcal{A}_{\mathrm{LSU}}$     | total load-store unit die area                          |
| $\mathcal{A}_{\mathrm{SFU}}$     | total special-function unit die area                    |
| $\mathcal{A}_{\mathrm{FDU}}$     | total fetch-decode unit die area                        |
| $\mathcal{A}_{	ext{Icache}}$     | total instruction-cache die area                        |
| $\mathcal{A}_{	ext{LSUperSM}}$   | load-store unit die area per SM                         |
| $\mathcal{A}_{\mathrm{LSUperV}}$ | load-store unit die area per vector-unit                |
| $\mathcal{A}_{	ext{MperSM}}$     | memory die area per SM                                  |
| $\mathcal{A}_{	ext{SFUperV}}$    | special-function unit die area per vector-unit          |