

Data sheet acquired from Harris Semiconductor SCHS055F

# CD4070B, CD4077B

# CMOS Quad Exclusive-OR and Exclusive-NOR Gate

January 1998 - Revised September 2003

#### **Features**

- · High-Voltage Types (20V Rating)
- CD4070B Quad Exclusive-OR Gate
- CD4077B Quad Exclusive-NOR Gate
- Medium Speed Operation
  - t<sub>PHL</sub>, t<sub>PLH</sub> = 65ns (Typ) at V<sub>DD</sub> = 10V, C<sub>L</sub> = 50pF
- 100% Tested for Quiescent Current at 20V
- Standardized Symmetrical Output Characteristics
- 5V, 10V and 15V Parametric Ratings
- Maximum Input Current of 1μA at 18V Over Full Package Temperature Range
  - 100nA at 18V and 25°C
- Noise Margin (Over Full Package Temperature Range)
  - 1V at  $V_{DD}$  = 5V, 2V at  $V_{DD}$  = 10V, 2.5V at  $V_{DD}$  = 15V
- Meets All Requirements of JEDEC Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices

#### **Applications**

- · Logical Comparators
- · Adders/Subtractors
- Parity Generators and Checkers

#### Description

The Harris CD4070B contains four independent Exclusive-OR gates. The Harris CD4077B contains four independent Exclusive-NOR gates.

The CD4070B and CD4077B provide the system designer with a means for direct implementation of the Exclusive-OR and Exclusive-NOR functions, respectively.

#### **Ordering Information**

| PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE      |
|-------------|---------------------|--------------|
| CD4070BE    | -55 to 125          | 14 Ld PDIP   |
| CD4070BF3A  | -55 to 125          | 14 Ld CERDIP |
| CD4070BM    | -55 to 125          | 14 Ld SOIC   |
| CD4070BMT   | -55 to 125          | 14 Ld SOIC   |
| CD4070BM96  | -55 to 125          | 14 Ld SOIC   |
| CD4070BNSR  | -55 to 125          | 14 Ld SOP    |
| CD4070BPW   | -55 to 125          | 14 Ld TSSOP  |
| CD4070BPWR  | -55 to 125          | 14 Ld TSSOP  |
| CD4077BE    | -55 to 125          | 14 Ld PDIP   |
| CD4077BF3A  | -55 to 125          | 14 Ld CERDIP |
| CD4077BM    | -55 to 125          | 14 Ld SOIC   |
| CD4077BMT   | -55 to 125          | 14 Ld SOIC   |
| CD4077BM96  | -55 to 125          | 14 Ld SOIC   |
| CD4077BNSR  | -55 to 125          | 14 Ld SOP    |
| CD4077BPW   | -55 to 125          | 14 Ld TSSOP  |
| CD4077BPWR  | -55 to 125          | 14 Ld TSSOP  |

NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250.

# CD4070B, CD4077B

# **Pinouts**

CD4070B (PDIP, CERDIP, SOIC, SOP, TSSOP) TOP VIEW



#### CD4077B (PDIP, CERDIP, SOIC, SOP, TSSOP) TOP VIEW



# Functional Diagrams

#### CD4070B



#### CD4077B





FIGURE 1. SCHEMATIC DIAGRAM FOR CD4070B (1 OF 4 IDENTICAL GATES)



FIGURE 2. SCHEMATIC DIAGRAM FOR CD4077B (1 OF 4 IDENTICAL GATES)

#### CD4070B TRUTH TABLE (1 OF 4 GATES)

| Α | В | J |
|---|---|---|
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

#### NOTE:

1 = High Level

0 = Low Level

 $\mathsf{J}=\mathsf{A}\oplus\mathsf{B}$ 

#### CD4077B TRUTH TABLE (1 OF 4 GATES)

| Α | В | J |
|---|---|---|
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

#### NOTE:

1 = High Level

0 = Low Level

 $J = A \oplus B$ 

#### CD4070B, CD4077B

#### **Absolute Maximum Ratings**

# 

#### **Operating Conditions**

| Temperature Range (T <sub>A</sub> ) | 5°C to 125°C |
|-------------------------------------|--------------|
| Supply Voltage Range (Typical)      |              |

#### **Thermal Information**

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1. The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DC Electrical Specifications**

|                                    |                       | LIMITS AT INDICATED TEMPERATURES (°C) |                        |       |       |       |       |       |                   |      |       |
|------------------------------------|-----------------------|---------------------------------------|------------------------|-------|-------|-------|-------|-------|-------------------|------|-------|
|                                    | coı                   | NDITION                               | s                      |       |       |       |       |       | 25                |      |       |
| PARAMETER                          | ν <sub>ο</sub><br>(۷) | V <sub>IN</sub><br>(V)                | V <sub>DD</sub><br>(V) | -55   | -40   | 85    | 125   | MIN   | ТҮР               | MAX  | UNITS |
| Quiescent Device Current           | -                     | 0, 5                                  | 5                      | 0.25  | 0.25  | 7.5   | 7.5   | -     | 0.01              | 0.25 | μА    |
| I <sub>DD</sub> Max                | -                     | 0, 10                                 | 10                     | 0.5   | 0.5   | 15    | 15    | -     | 0.01              | 0.5  | μΑ    |
|                                    | -                     | 0, 15                                 | 15                     | 1     | 1     | 30    | 30    | -     | 0.01              | 1    | μΑ    |
|                                    | -                     | 0, 20                                 | 20                     | 5     | 5     | 150   | 150   | -     | 0.02              | 5    | μΑ    |
| Output Low (Sink) Current          | 0.4                   | 0, 5                                  | 5                      | 0.64  | 0.61  | 0.42  | 0.36  | 0.51  | 1                 | -    | mA    |
| I <sub>OL</sub> Min                | 0.5                   | 0, 10                                 | 10                     | 1.6   | 1.5   | 1.1   | 0.9   | 1.3   | 2.6               | -    | mA    |
|                                    | 1.5                   | 0, 15                                 | 15                     | 4.2   | 4     | 2.8   | 2.4   | 3.4   | 6.8               | -    | mA    |
| Output High (Source) Current       | 4.6                   | 0, 5                                  | 5                      | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1                | -    | mA    |
| I <sub>OH</sub> Min                | 2.5                   | 0, 5                                  | 5                      | -2    | -1.8  | -1.3  | -1.15 | -1.6  | -3.2              | -    | mA    |
|                                    | 9.5                   | 0, 10                                 | 10                     | -1.6  | -1.5  | -1.1  | -0.9  | -1.3  | -2.6              | -    | mA    |
|                                    | 13.5                  | 0, 15                                 | 15                     | -4.2  | -4    | -2.8  | -2.4  | -3.4  | -6.8              | -    | mA    |
| Output Voltage: Low Level,         | -                     | 0, 5                                  | 5                      | 0.05  | 0.05  | 0.05  | 0.05  | -     | 0                 | 0.05 | V     |
| V <sub>OL</sub> Max                | -                     | 0, 10                                 | 10                     | 0.05  | 0.05  | 0.05  | 0.05  | -     | 0                 | 0.05 | V     |
|                                    | -                     | 0, 15                                 | 15                     | 0.05  | 0.05  | 0.05  | 0.05  | -     | 0                 | 0.05 | V     |
| Output Voltage: High Level,        | -                     | 0, 5                                  | 5                      | 4.95  | 4.95  | 4.95  | 4.95  | 4.95  | 5                 | -    | V     |
| V <sub>OH</sub> Min                | -                     | 0, 10                                 | 10                     | 9.95  | 9.95  | 9.95  | 9.95  | 9.95  | 10                | -    | V     |
|                                    | -                     | 0, 15                                 | 15                     | 14.95 | 14.95 | 14.95 | 14.95 | 14.95 | 15                | -    | V     |
| Input Low Voltage,                 | 0.5, 4.5              | -                                     | 5                      | 1.5   | 1.5   | 1.5   | 1.5   | -     | -                 | 1.5  | V     |
| V <sub>IL</sub> Max                | 1, 9                  | -                                     | 10                     | 3     | 3     | 3     | 3     | -     | -                 | 3    | V     |
|                                    | 1.5, 13.5             | -                                     | 15                     | 4     | 4     | 4     | 4     | -     | -                 | 4    | V     |
| Input High Voltage,                | 0.5, 4.5              | -                                     | 5                      | 3.5   | 3.5   | 3.5   | 3.5   | 3.5   | -                 | -    | V     |
| V <sub>IH</sub> Min                | 1, 9                  | -                                     | 10                     | 7     | 7     | 7     | 7     | 7     | -                 | -    | V     |
|                                    | 1.5, 13.5             | -                                     | 15                     | 11    | 11    | 11    | 11    | 11    | -                 | -    | V     |
| Input Current, I <sub>IN</sub> Max | -                     | 0, 18                                 | 18                     | ±0.1  | ±0.1  | ±1    | ±1    | -     | ±10 <sup>-5</sup> | ±0.1 | μА    |

**AC Electrical Specifications** 

 $T_A$  = 25°C, Input  $t_r$ ,  $t_f$  = 20ns,  $C_L$  = 50pF,  $R_L$  = 200k $\Omega$ 

|                        |                                     | TEST CONDITIONS     | LIMITS ON | ALL TYPES |       |
|------------------------|-------------------------------------|---------------------|-----------|-----------|-------|
| PARAMETER              | SYMBOL                              | V <sub>DD</sub> (V) | TYP       | MAX       | UNITS |
| Propagation Delay Time | t <sub>PHL</sub> , t <sub>PLH</sub> | 5                   | 140       | 280       | ns    |
|                        |                                     | 10                  | 65        | 130       | ns    |
|                        |                                     | 15                  | 50        | 100       | ns    |
| Transition Time        | t <sub>THL</sub> , t <sub>TLH</sub> | 5                   | 100       | 200       | ns    |
|                        |                                     | 10                  | 50        | 100       | ns    |
|                        |                                     | 15                  | 40        | 80        | ns    |
| Input Capacitance      | C <sub>IN</sub>                     | Any Input           | 5         | 7.5       | pF    |

# Typical Performance Curves



FIGURE 3. TYPICAL OUTPUT LOW (SINK) CURRENT CHARACTERISTICS



FIGURE 4. MINIMUM OUTPUT LOW (SINK) CURRENT CHARACTERISTICS



FIGURE 5. TYPICAL OUTPUT HIGH (SOURCE) CURRENT CHARACTERISTICS



FIGURE 6. MINIMUM OUTPUT HIGH (SOURCE) CURRENT CHARACTERISTICS

# Typical Performance Curves (Continued)



FIGURE 7. TYPICAL TRANSITION TIME AS A FUNCTION OF LOAD CAPACITANCE



FIGURE 8. TYPICAL PROPAGATION DELAY TIME AS A FUNCTION OF LOAD CAPACITANCE



FIGURE 9. TYPICAL PROPAGATION DELAY TIME AS A FUNCTION OF SUPPLY VOLTAGE



FIGURE 10. TYPICAL DYNAMIC POWER DISSIPATION AS A FUNCTION OF INPUT FREQUENCY



www.ti.com 15-Oct-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| CD4070BE         | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4070BEE4       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4070BF         | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4070BF3A       | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4070BF3AS2534  | OBSOLETE              | CDIP            | J                  | 14   |                | TBD                       | Call TI          | Call TI                      |
| CD4070BM         | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BM96       | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BM96E4     | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BM96G4     | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BME4       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BMG4       | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BMT        | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BMTE4      | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BMTG4      | ACTIVE                | SOIC            | D                  | 14   | 250            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BNSR       | ACTIVE                | SO              | NS                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BNSRE4     | ACTIVE                | SO              | NS                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BNSRG4     | ACTIVE                | SO              | NS                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPW        | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPWE4      | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPWG4      | ACTIVE                | TSSOP           | PW                 | 14   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPWR       | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPWRE4     | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4070BPWRG4     | ACTIVE                | TSSOP           | PW                 | 14   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BE         | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4077BEE4       | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| CD4077BF         | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| CD4077BF3A       | ACTIVE                | CDIP            | J                  | 14   | 1              | TBD                       | A42              | N / A for Pkg Type           |



#### PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| CD4077BM         | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BM96       | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BM96E4     | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BM96G4     | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BME4       | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BMG4       | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BMT        | ACTIVE                | SOIC            | D                  | 14   | 250           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BMTE4      | ACTIVE                | SOIC            | D                  | 14   | 250           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BMTG4      | ACTIVE                | SOIC            | D                  | 14   | 250           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BNSR       | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BNSRE4     | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BNSRG4     | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPW        | ACTIVE                | TSSOP           | PW                 | 14   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPWE4      | ACTIVE                | TSSOP           | PW                 | 14   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPWG4      | ACTIVE                | TSSOP           | PW                 | 14   | 90            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPWR       | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPWRE4     | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| CD4077BPWRG4     | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| JM38510/17203BCA | ACTIVE                | CDIP            | J                  | 14   | 1             | TBD                       | A42              | N / A for Pkg Type           |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

www.ti.com 15-Oct-2009

compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





com 11-Mar-2008

#### TAPE AND REEL INFORMATION





| I |    | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
| ſ | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
| ſ | W  | Overall width of the carrier tape                         |
| Ι | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| CD4070BM96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |
| CD4070BNSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2     | 10.5    | 2.5     | 12.0       | 16.0      | Q1               |
| CD4070BPWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 7.0     | 5.6     | 1.6     | 8.0        | 12.0      | Q1               |
| CD4077BM96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |
| CD4077BNSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2     | 10.5    | 2.5     | 12.0       | 16.0      | Q1               |
| CD4077BPWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 7.0     | 5.6     | 1.6     | 8.0        | 12.0      | Q1               |





\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4070BM96 | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |
| CD4070BNSR | SO           | NS              | 14   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4070BPWR | TSSOP        | PW              | 14   | 2000 | 346.0       | 346.0      | 29.0        |
| CD4077BM96 | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |
| CD4077BNSR | SO           | NS              | 14   | 2000 | 346.0       | 346.0      | 33.0        |
| CD4077BPWR | TSSOP        | PW              | 14   | 2000 | 346.0       | 346.0      | 29.0        |

#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# D (R-PDSO-G14)

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AB.



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



www.ti.com 1-May-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | (3) Ball material |               | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)     |
|-----------------------|----------|---------------|-----------------|-----------------------|-------------------|---------------|----------------------------|--------------|----------------------|
|                       |          |               |                 |                       |                   | (4)<br>NIPDAU | (5)                        |              |                      |
| CD4070BE              | Active   | Production    | PDIP (N)   14   | 25   TUBE             | 25   TUBE Yes     |               | N/A for Pkg Type           | -55 to 125   | CD4070BE             |
| CD4070BF              | Active   | Production    | CDIP (J)   14   | 25   TUBE             | No                | SNPB          | N/A for Pkg Type           | -55 to 125   | CD4070BF             |
| CD4070BF3A            | Active   | Production    | CDIP (J)   14   | 25   TUBE             | No                | SNPB          | N/A for Pkg Type           | -55 to 125   | CD4070BF3A           |
| CD4070BM              | Obsolete | Production    | SOIC (D)   14   | -                     | -                 | Call TI       | Call TI                    | -55 to 125   | CD4070BM             |
| CD4070BM96            | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CD4070BM             |
| CD4070BMT             | Obsolete | Production    | SOIC (D)   14   | -                     | -                 | Call TI       | Call TI                    | -55 to 125   | CD4070BM             |
| CD4070BNSR            | Active   | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CD4070B              |
| CD4070BPW             | Obsolete | Production    | TSSOP (PW)   14 | -                     | -                 | Call TI       | Call TI                    | -55 to 125   | CM070B               |
| CD4070BPWR            | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CM070B               |
| CD4077BE              | Active   | Production    | PDIP (N)   14   | 25   TUBE             | Yes               | NIPDAU        | N/A for Pkg Type           | -55 to 125   | CD4077BE             |
| CD4077BF              | Active   | Production    | CDIP (J)   14   | 25   TUBE             | No                | SNPB          | N/A for Pkg Type           | -55 to 125   | CD4077BF             |
| CD4077BF3A            | Active   | Production    | CDIP (J)   14   | 25   TUBE             | No                | SNPB          | N/A for Pkg Type           | -55 to 125   | CD4077BF3A           |
| CD4077BM              | Obsolete | Production    | SOIC (D)   14   | -                     | -                 | Call TI       | Call TI                    | -55 to 125   | CD4077BM             |
| CD4077BM96            | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CD4077BM             |
| CD4077BMT             | Obsolete | Production    | SOIC (D)   14   | -                     | -                 | Call TI       | Call TI                    | -55 to 125   | CD4077BM             |
| CD4077BNSR            | Active   | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CD4077B              |
| CD4077BPW             | Active   | Production    | TSSOP (PW)   14 | 90   TUBE             | Yes               | NIPDAU        | Level-1-260C-UNLIM         | -55 to 125   | CM077B               |
| JM38510/17203BCA      | Active   | Production    | CDIP (J)   14   | 25   TUBE             | No                | SNPB          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>17203BCA |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

#### PACKAGE OPTION ADDENDUM

www.ti.com 1-May-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4070B, CD4070B-MIL, CD4077B, CD4077B-MIL:

• Catalog : CD4070B, CD4077B

Military: CD4070B-MIL, CD4077B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4070BM96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD4070BNSR | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4070BPWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4077BM96 | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| CD4077BNSR | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com 13-May-2025



#### \*All dimensions are nominal

| 7 III GIII I GII I GII GII GII GII GII G |              |                 |      |      |             |            |             |
|------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| CD4070BM96                               | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD4070BNSR                               | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4070BPWR                               | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4077BM96                               | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| CD4077BNSR                               | SOP          | NS              | 14   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device     | Device Package Name |       | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|---------------------|-------|------|-----|--------|--------|--------|--------|
| CD4070BE   | N                   | PDIP  | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4070BEE4 | N                   | PDIP  | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4077BE   | N                   | PDIP  | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4077BPW  | PW                  | TSSOP | 14   | 90  | 530    | 10.2   | 3600   | 3.5    |

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a ceramic its using glass mit.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated