

# Instituto Superior Técnico, University of Lisbon

## **Integrated Master in Aerospace Engineering**

Circuit Theory and Electronics Fundamentals

Joana Matos (95799), Ricardo Abreu (95842), Vasco Emídio (95856)

## Fourth Laboratory Report

#### May 12, 2021

## **Contents**

| 1 | Intro | oduction                                   | 2  |
|---|-------|--------------------------------------------|----|
| 2 | The   | oretical Analysis                          | 3  |
|   | 2.1   | Gain Stage                                 | 3  |
|   |       | 2.1.1 Operating Point                      | 3  |
|   |       | 2.1.2 Gain and Input and Output Impedances | 4  |
|   | 2.2   | Output Stage                               | 5  |
|   |       | 2.2.1 Operating Point                      | 5  |
|   |       | 2.2.2 Gain and Input and Output Impedances | 6  |
|   | 2.3   | Final Outputs                              | 7  |
|   | 2.4   | Comparison                                 | 8  |
| 3 | Sim   | ulation Analysis                           | 8  |
|   | 3.1   | Coupling Capacitors                        | 9  |
|   | 3.2   | Bypass Capacitor                           | 9  |
|   | 3.3   | Resistor $R_C$                             | 9  |
|   | 3.4   | Gain                                       | 9  |
|   | 3.5   | Merit                                      | 10 |
| 4 | Con   | nclusion                                   | 11 |

#### 1 Introduction



Figure 1: Audio Amplifier Circuit

The objective of this laboratory assignment is to simulate an Audio Amplifier Circuit as shown in Figure 1.

This way, we should choose the architecture of the Gain and Output amplifier stages, however, we must consider the cost of the components in the circuit. Its diagram is shown in Figure 2.



Figure 2: Audio Amplifier Circuit Diagram

In this laboratory, we use two different modles of Phillips BJT's Transistors: BC547A, a NPN transistor used in Gain Stage, and BC557A, a PNP Transistor used in Output Stage. The values of the components are exhibited in the table below.

| Name     | Value            |
|----------|------------------|
| $R_S$    | 1.000000e+02 Ohm |
| $R_{B1}$ | 8.000000e+04 Ohm |
| $R_{B2}$ | 2.000000e+04 Ohm |
| $R_{C1}$ | 9.400000e+02 Ohm |
| $R_{E1}$ | 7.750000e+02 Ohm |
| $R_{E2}$ | 2.335000e+03 Ohm |
| $R_L$    | 8.000000e+00 Ohm |
| $C_I$    | 6.900000e-04 F   |
| $C_b$    | 4.180000e-03 F   |
| $C_O$    | 2.250000e-03 F   |

Table 1: Components Values

In Section 2, a theoretical analysis of the circuit, performed on Octave, is presented. In Section 3, the circuit is analysed by simulation, using NGSpice, and the results are compared to the theoretical results obtained in Section 2. The conclusions of this study are outlined in Section 4.

## 2 Theoretical Analysis

In this section, the circuit shown in Figure 2 is analysed theoretically. We will begin by analyzing the Gain Stage circuit and, after that, the Output Stage circuit. Thus, we will start by computing the Operating Point using the theoretical DC model studied and comparing it to Ngspice's OP.

Then, we will compute the gain and input and output impedances separately for the 2 stages.

Finally, we will compute the frequency response Vo(f)/Vi(f).

#### 2.1 Gain Stage

In this subsection, we will analyze the Gain Stage circuit. Its function is to ensure a high input voltage so that the input signal is not degraded or distorted throughout the circuit. It also has a high gain associated, being responsible for amplifying the signal.

In order to make the analysis task easier, we used Thévenin's equivalent of bias circuit. Its diagram is represented in Figure 3 as well as the NPN BC547A model used in this assignment is shown in table 2.



Figure 3: Gain Stage Circuit

| Name       | Value       |
|------------|-------------|
| $V_T$      | 0.025000 V  |
| β          | 178.700000  |
| $V_A$      | 69.700000 V |
| $V_{BEON}$ | 0.700000 V  |

Table 2: BC547A model

In gain stage circuit, it is important to mention that capacitor  $C_I$  is a coupling capacitor, acting as a DC Block, and  $C_b$  is a bypass capacitor.

#### 2.1.1 Operating Point

Considering the equations of the lecture 17 and the theoretical DC model studied , we compute the OP. The table 3 presents the results obtained.

| Name     | Value            |
|----------|------------------|
| $R_B$    | 1.600000e+04 Ohm |
| $V_{eq}$ | 2.400000e+00 V   |
| $I_{B1}$ | 1.094885e-05 A   |
| $I_{C1}$ | 1.956559e-03 A   |
| $I_{E1}$ | 1.967508e-03 A   |
| $V_{E1}$ | 1.524818e+00 V   |
| $V_{O1}$ | 1.016083e+01 V   |
| $V_{CE}$ | 8.636016e+00 V   |

Table 3: OP - Gain Stage

#### 2.1.2 Gain and Input and Output Impedances

Then, we will compute the gain and input and output impedances. In order to do that, we will use the incremental circuit, whose diagram is represented in Figure 4.



Figure 4: Incremental Gain Stage Circuit

The incremental parameters are given by:

$$g_m = \frac{I_{C1}}{V_T} \tag{1}$$

$$r_{\pi} = \frac{\beta}{g_m} \tag{2}$$

$$r_o = \frac{V_A}{I_{C1}} \tag{3}$$

Starting by calculating the gain, after analyzing the circuit, we obtain the following equation:

$$A_v = \frac{v_o}{v_{in}} = -g_m(r_o||R_C) \frac{R_B||r_\pi}{R_B||r_\pi + R_{in}}$$
(4)

Notice that the capacitor  $C_b$  was used to bypass  $R_E$ . Otherwise, the gain will be lower and the lower cutoff frequency too high. This way, CE is an open-circuit for low frequency (DC) and a short-circuit fot higher frequencies (AC).

Table 4 presents the results.

| Name     | Value           |
|----------|-----------------|
| $A_{V1}$ | 3.668323e+01 dB |

Table 4: Gain - Gain Stage

In order to obtain the impedances, we used the following equations:

$$Z_{I1} = R_B 1 ||R_B 2|| r_{\pi} \tag{5}$$

$$Z_{O1} = R_C || R_o \tag{6}$$

The results are presented in Table 5

| Name     | Value            |
|----------|------------------|
| $Z_{I1}$ | 1.998186e+03 Ohm |
| $Z_{O1}$ | 9.158340e+02 Ohm |

Table 5: Input and Output Impedances - Gain Stage

Notice that, in this section, we have made the approximation  $R_E1 \approx 0$ , because it is assumed the capacitors are shor-circuited, i.e. high frequency analysis.

Finally, we should pay attention to the values of the output impedance of gain stage. Its values are high when compared with the load. That's why we need the Output Stage.

#### 2.2 Output Stage

In this subsection, we will analyze the Output Stage circuit, wich presents a lower output impedance. Its diagram is represented in Figure 5 as well as the PNP BC547A model used in this assignment is shown in table 6.



Figure 5: Output Stage Circuit

| Name       | Value       |
|------------|-------------|
| β          | 227.300000  |
| $V_{AFP}$  | 37.200000 V |
| $V_{BEON}$ | 0.700000 V  |

Table 6: BC557A model

#### 2.2.1 Operating Point

Considering the equations of the lecture 17, we compute the OP. The table 7 presents the results obtained.

| Name     | Value          |
|----------|----------------|
| $V_{I2}$ | 1.016083e+01 V |
| $I_{E2}$ | 4.878652e-04 A |
| $I_{C2}$ | 4.857283e-04 A |
| $V_{O2}$ | 1.086083e+01 V |

Table 7: Operating Point - Output Stage

It is important to notice that output current  $I_E$  is much stronger than in Gain Stage and that part of this current will feed the Load.

#### 2.2.2 Gain and Input and Output Impedances

Then, we will compute the gain and input and output impedances. In order to do that, we will use the incremental circuit, whose diagram is represented in Figure 6.



Figure 6: Output Stage Circuit

The incremental parameter is given by:

$$g_m = \frac{I_{C2}}{V_T} \tag{7}$$

Starting by calculating the gain, after analyzing the circuit, we obtain the following equation:

$$A_v = \frac{v_o}{v_{in}} = \frac{g_m}{g_\pi + g_E + g_o + g_m} \tag{8}$$

, where  $g_{\pi},\,g_{E}$  and  $g_{o}$  are the admittances of the respective resistors.

Table 8 presents the results and, as predicted, we obtained almost unitary gain.

| Naı   | me | Value           |
|-------|----|-----------------|
| $A_V$ | 2  | 9.736018e-01 dB |

Table 8: Gain - Output Stage

In order to obtain the impedances, we used the following equations:

$$Z_{I2} = \frac{g_{\pi} + g_E + g_o + g_m}{g_{\pi}(g_{\pi} + g_E + g_o)}$$
 (9)

$$Z_{O2} = \frac{1}{g_{\pi} + g_E + g_o + g_m} \tag{10}$$

The results are presented in Table 9

| Name     | Value            |
|----------|------------------|
| $Z_{I2}$ | 4.431714e+05 Ohm |
| $Z_{O2}$ | 5.011041e+01 Ohm |

Table 9: Input and Output Impedances - Output Stage

To connect the two stages with without significant signal loss, it is important to ensure that the input impedance of the output impedance is greater than the output impedance of the gain stage.L ooking at Table 5 ( $Z_{O1}$ ) and Table 9 ( $Z_{I2}$ ), we can conclude that this goal was achieved.

#### 2.3 Final Outputs

For the final output, it is important to mention that was used another coupling capacitor between the Output stage and the load. Final Gain and Output Impedance are given, respectively, by:

$$AV = (gB + gm2/gpi2 * gB)/(gB + ge2 + go2 + gm2/gpi2 * gB) * AV1$$
 (11)

$$Z_O = 1/(go2 + gm2/gpi2 * gB + ge2 + gB)$$
(12)

So, these outputs are in Table 10.

| Name  | Value            |
|-------|------------------|
| $A_V$ | 3.647396e+01 dB  |
| $Z_I$ | 1.998186e+03 Ohm |
| $Z_O$ | 5.393985e+01 Ohm |

Table 10: Output Values

This way, the theoretical value of the lower cut-off frequency finally is given by:

$$LowerCOfreq = 1/R_{eqi}/C_i + 1/R_{eqb}/C_b + 1/R_{eqo}/C_o$$
(13)

, where  $R_{eqi}$ ,  $R_{eqb}$  and  $R_{eqo}$  are the equivalent resistances seen by each capacitor. This equation is an approximation and represents the time constants method. Its result is presented in Table 11.

| Name           | Value           |
|----------------|-----------------|
| Higher CO freq | 1.000000e+05 Hz |
| Lower CO freq  | 4.156647e+00 Hz |
| Bandwidth      | 9.999584e+04 Hz |

Table 11: Cut-Off Frequencies

Finaly, in Figure 7, is presented the the frequency response Vo(f)/Vi(f), for which we used the incremental circuit:



Figure 7: Frequency response Vo(f)/Vi(f)

## 2.4 Comparison

Table 12 presents the simulation results for the circuit under analysis.

| Name       | V or dB      |
|------------|--------------|
| lowcutoff  | 3.202582e+00 |
| highcutoff | 3.038874e+06 |
| gain       | 1.857653e+01 |
| bandwidth  | 3.038871e+06 |

| zin 2.236262e+00 zout 5.105597e-02 | Impedance | kOhms        | Impedance | kOhms        |
|------------------------------------|-----------|--------------|-----------|--------------|
|                                    | zin       | 2.236262e+00 | zout      | 5.105597e-02 |

Table 12: Simulation Results.

Comparing with the theoretical ones, we can see that they are slightly different, result of the fact that the theoretical model is an approximation and the transistors used in NGSpice were real. However, the results obtained are satisfatory!

## 3 Simulation Analysis

Tables 13 and 14 shows the voltages required to confirm that the BJTs are operating Forawrd Active Region (F.A.R), by comparing  $V_{CE}$  and  $V_{BE}$  for the NPN transistor and  $V_{EC}$  and  $V_{EB}$  for the PNP. Analysing the results, we can confirm that, in fact, the BJTs do operate in F.A.R.

| Voltages                 | V                         |
|--------------------------|---------------------------|
| vce                      | -6.02283e+01,-1.35381e-01 |
| vbe                      | 9.571896e-01,2.505181e-03 |
| V(CE) greater than V(BE) | No                        |

**Table 13:** NPN Voltages and F.A.R confirmation

| Voltages                 | V                         |
|--------------------------|---------------------------|
| vec                      | 5.173963e+01,1.826906e-01 |
| veb                      | -8.48863e+00,4.469496e-02 |
| V(EC) greater than V(EB) | Yes                       |

**Table 14:** PNP Voltages and F.A.R confirmation

Regarding the simulation results, we present them below in Table 15. Note that, in the previous section, we presented this results to compare to the theoretical ones.

| Name       | V or dB      |
|------------|--------------|
| lowcutoff  | 3.202582e+00 |
| highcutoff | 3.038874e+06 |
| gain       | 1.857653e+01 |
| bandwidth  | 3.038871e+06 |

| Impedance |              | Impedance | kOhms       |
|-----------|--------------|-----------|-------------|
| zin 2     | 2.236262e+00 | zout      | 5.105597e-0 |

Table 15: Simulation Results.

It is important, in order to guarantee a high compatibility with AUDIO IN and speakers, that we obtain a very high input impedance  $(Z_I)$  and a very low output impedance  $(Z_O)$ . Analysing our results, we notice that despite having a small input impedance (in result of a compromise we had to make to obtain a higher merit figure), the output impedance is very low, as desired.

### 3.1 Coupling Capacitors

In order to analyse this circuit, we need to understand the coupling capacitors influence. In this BJT amplifier circuit, there are two couplin capacitors,  $C_{in}$  and  $C_O$  - because their functions are similar, we will focus only on capacitor  $C_{in}$ . In the graphics below, we present the frequency response of the circuit, but with  $C_{in}$  values drastically differents.

As we can notice, the change in the capacitance of the coupling capacitor does not influence the value of the higher cut-off frequency. However, the increase of that value leads to a larger bandwidth, which is desired.

This happenas because, when  $\omega \to 0$ ,  $Z(C_{in}) \to \inf$  and, therefore, this capacitor prevents the transistor from entering on the saturation or the cut-off regions, by blocking the DC component of the AUDIO IN source. This helps mantaining the OP of the transistor, so that it can operate at lower frequencies, as  $C_{in}$  increases.

#### 3.2 Bypass Capacitor

Next, we must analyse the influence of the Bypass Capacitor  $C_b$  on the circuit. In the graphics below, we present the frequency response of the circuit, but with  $C_b$  values drastically differents.

By placing the bypass capacitor in parallel with  $R_E$ , this resistor becomes short for medium and high frequencies and because the amplifier's first stage gain is inversely dependent on this resistance, the bypass capacitor helps maximizing the gain for medium and high frequencies, which is desired.

#### 3.3 Resistor $R_C$

Finally, we must understand the effect on the circuit of changing  $R_C$ . In the graphics below, we present the frequency response of the circuit, but with  $R_C$  values drastically differents.

As we can notice, when we increase  $R_C$ , the gain increases and the passaband is antecipated. Note that for high values of resistance, a bizarre graphic is described.

#### 3.4 Gain.

We are now ready to make a global comparison of the two approaches, with the chosen values for the constants. Below, we present both the theoretical and simulation graphs of the gain:



Figure 8: Gain

In this case, the comparison of the shape can only be done on the left side, since we don't have the theoretical higher cut-off frequency.

Comparing both figures, we can conclude that the overall shape of the graphs is similar, noting that the theoretical curve can be thought of as assymptotical approach. Furthermore, we can see that the Gain and the lower cut-off frequency are quite similar - they may differ slightly because not only the theoretical result is an approximation, as said previously, but the transistors used in the NGSPice were real ones.

Note that the logaritmic scale of the frequency begins in -1, not 1 as requested initially because, by trying to improve the figure of merit, we ended up having a circuit whose low cutoff frequency happened at a frequency lower that the smaller value of the scale.

#### 3.5 Merit

To end this section, we outline below the 4 values that influence the merit figure and the respective value of the merit.

| Name      | Values       |
|-----------|--------------|
| lowcutoff | 3.202582e+00 |
| cost      | 7.224358e+03 |
| gain      | 1.857653e+01 |
| bandwidth | 3.038871e+06 |
| merit     | 2.439930e+03 |

**Table 16:** Values for the calculation of the Merit.

As we can see, we obtained a very high merit value. However, that value was obtained at the cost of degrading the quality of the circuit (for example, the low input impedance.)

#### 4 Conclusion

In this laboratory assignment the objective of building and analysing an Audio Amplifier Circuit, made of a gain stage and an output stage, has been achieved. The theoretical analysis was performed with the help of the Octave math tool and the circuit simulation using the Ngspice tool. For both analysis, we determined the gain and input and output voltages of the circuit, as well as, lower cut-off frequency. We also plotted the frequency responce Vo(f)/Vi(f). At the end, we calculate the merit of our work.

This way, in theoretical analysis, we explained why the two stages could be connected without significant signal loss. And, in simulation analysis, we also explane the purpose of the coupling capacitors and their effect on the bandwidth, the purpose of the bypass capacitor and its effect on the gain and the effect of resistor RC on the gain.

As previously mentioned, the simulation results had slight differences from the theoretical ones. However, we designed an acceptable Audio Amplifier Circuit - furthermore, we obtained a decent figure of merit, despite the cost being too high.