# RISC-V processors with Bluespec

High Performance Processors and System A.Y. 2020/2021

## Riccardo Nannini

June 17, 2021

Tutors: Emanuele Del Sozzo, Davide Conficconi

Professor: Marco Domenico Santambrogio





## Contents

| 1        | Inti                 | roduction                                                |  |  |  |  |  |  |  |
|----------|----------------------|----------------------------------------------------------|--|--|--|--|--|--|--|
| <b>2</b> | RISC-V               |                                                          |  |  |  |  |  |  |  |
|          | 2.1                  | What is RISC-V                                           |  |  |  |  |  |  |  |
|          | 2.2                  | Instructions set goals                                   |  |  |  |  |  |  |  |
|          | 2.3                  | Main features                                            |  |  |  |  |  |  |  |
|          |                      | 2.3.1 Registers  Registers    2.3.2 Instruction encoding |  |  |  |  |  |  |  |
|          |                      | 2.3.2 Instruction encoding                               |  |  |  |  |  |  |  |
|          |                      | 2.3.3 Instruction format                                 |  |  |  |  |  |  |  |
|          | 2.4                  | License                                                  |  |  |  |  |  |  |  |
| 3        | BS                   | V                                                        |  |  |  |  |  |  |  |
| 4        | $\operatorname{Pro}$ | ocessor designs                                          |  |  |  |  |  |  |  |

#### Abstract

Bluespec System Verilog (**BSV**) is a state-of-the-art Hardware Description Language. Bluespec compilation toolchain (**BSC**) has been recently released as open source [1]. The goal of the project was investigating the potentiality of said toolchain implementing different **RISC-V** processors of increasing complexity.

## 1 Introduction

This report covers chronologically the path that I have followed during the development of this project.

It starts from a quick overview on the RISC-V ISA, focused on the key ingredients that make this ISA one of the most trend topics in Computer Engineering.

It proceeds with the analysis of the *Bluespec System Verilog* language, outlining its novelties with respect to other hardware description languages, as well as its main features and capabilities.

The last section is devoted to the development of various RISC-V processor designs, describing in details the characteristics of each processor and motivating the various design choices, starting from a one cycle non pipelined processor and ending with a 6 stage pipelined one enriched with multiple branch predictors.

Everything I have produced within this project (code, scripts, this report itself) is available on GitHub https://github.com/riccardo-nannini/BSV\_RISC-V

## 2 RISC-V

### 2.1 What is RISC-V

Since the processor designs will be based on RISC-V, knowing this ISA is fundamental.

RISC-V was born in 2010 at UC Berkley by the work of graduate students Andrew Waterman, Yunsup Lee and professors David Patterson, Krste Asanovic [2], built on the experience gained from the 4 previous major RISC ISA design from UC Berkeley (thus justifying the 'V').

For the scope of the project, the focus was put on the User-Level (or Unprivileged) section of the ISA.

As the name suggests, RISC-V belongs to the family of **RISC** ISAs. In particular, RISC instruction sets are characterized by *small* and *highly optimized* instructions that ease *pipeline* implementation, along with a large number of *general purpose registers*.

RISC-V, like many other RISC ISAs, is a **load-store architecture**; this means that, apart from some exceptions, arithmetic and logic instructions operate on register and not on memory directly. Load and store instructions take care of the transit of data from memory to register and vice versa.

## 2.2 Instructions set goals

When the first paper that declared the birth of RISC-V [2] was released back in 2011, the authors stated some of the goals that they wanted to achieve when designing this instructions set. In particular the main objectives include, but are not limited to:

- Provide a realistic but open ISA, suitable for direct hardware implementation
- Provide a **small** but **complete** ISA, that avoids "over-architecting" for a particular microarchitecture style or implementation technology.
- Support highly-parallel multicore implementations, including heterogeneous multiprocessors
- Support an efficient dense *instruction encoding* with variable-length instructions (generally typical of CISC ISAs).
- base-plus-extension: provide a set of standard but optional extensions.
- Be fully virtualizable.
- Be simple to subset for educational purpose or to reduce complexity in new implementations.

In order to achieve these goals many design choices were taken, sometimes in line with other similar ISAs, sometimes with unusual decisions.

#### 2.3 Main features

RISC-V has 2 base variants, **RV32** and **RV64**, providing 32-bit or 64-bit user-level address spaces respectively. A 128-bit extension is available but mostly aimed at the future of warehouse scale computing.

### 2.3.1 Registers

RISC-V uses 31 general-purpose registers x1-x31 with x0 hardwired to the costant 0. Moreover, 32 64-bit registers f0-f31 holding single or double-precision floating-point values are available as shown in Figure 1.

| XPRLEN-1  | 0 | 63  | 0 |
|-----------|---|-----|---|
| x0 / zero |   | f0  |   |
| x1 / ra   |   | f1  |   |
| x2        |   | f2  |   |
| х3        |   | f3  |   |
| x4        |   | f4  |   |
| x5        |   | f5  |   |
| х6        |   | f6  |   |
| x7        |   | f7  |   |
| х8        |   | f8  |   |
| х9        |   | f9  |   |
| x10       |   | f10 |   |
| x11       |   | f11 |   |
| x12       |   | f12 |   |
| x13       |   | f13 |   |
| x14       |   | f14 |   |
| x15       |   | f15 |   |
| x16       |   | f16 |   |
| x17       |   | f17 |   |
| x18       |   | f18 |   |
| x19       |   | f19 |   |
| x20       |   | f20 |   |
| x21       |   | f21 |   |
| x22       |   | f22 |   |
| x23       |   | f23 |   |
| x24       |   | f24 |   |
| x25       |   | f25 |   |
| x26       |   | f26 |   |
| x27       |   | f27 |   |
| x28       |   | f28 |   |
| x29       |   | f29 |   |
| x30       |   | f30 |   |
| x31       |   | f31 |   |
| XPRLEN    |   | 64  |   |
| XPRLEN-1  | 0 | 31  | 0 |
| рс        |   | fsr |   |
| XPRLEN    |   | 32  |   |

Figure 1: RISC-V user-level registers (XPRLEN refers to the width of registers in bit (either 32 or 64)

There are also two special registers: the *program counter* pc holds the address of the current instruction while the *floating point status register* fsr contains the operating mode and exception status of the floating-point unit.

#### 2.3.2 Instruction encoding

In addition to standard fixed-length 32-bit instructions, RISC-V supports extensions with **variable-length** ones too, useful in reducing code size specially for specific domains like embedded systems.

Figure 2 shows the instruction length encoding convention. 32-bit instructions have the 2 least significant bits always set to 1 while the 16-bit ones must have said bits in any combination but 11. Instructions longer than 32-bits have additional lower bits set to 1.



Figure 2: RISC-V instruction encoding

### 2.3.3 Instruction format

Six basic instruction formats are present in the base version of the ISA as shown in Figure 3.

| 31 27                     | 7 26 22 | 2 21 17   | 16 12   | 2 11 10 | 9      | 7 6    | 0       |  |  |
|---------------------------|---------|-----------|---------|---------|--------|--------|---------|--|--|
| $^{\mathrm{rd}}$          | rs1     | rs2       | funct10 |         |        | opcode | R-type  |  |  |
| $^{\mathrm{rd}}$          | rs1     | rs2       | rs3     | fun     | ct5    | opcode | R4-type |  |  |
| $\operatorname{rd}$       | rs1     | imm[11:7] | imm[6   | 5:0]    | funct3 | opcode | I-type  |  |  |
| imm[11:7]                 | rs1     | rs2       | imm[6   | 6:0]    | funct3 | opcode | B-type  |  |  |
| rd                        |         | opcode    | L-type  |         |        |        |         |  |  |
| jump offset [24:0] opcode |         |           |         |         |        |        |         |  |  |

Figure 3: RISC-V instruction formats

It is worth noting a particular design choice made by the authors. Since, as they state, the *decoding* of register specifiers is usually on the **critical path** in implementations, they decided to keep all register specifiers in the same position across every instruction type. This comes with the tradeoff of having some instructions with an immediate value that has to be split in two parts.

**R-Type** instructions are for operations with two source registers (rs1 and rs2) while **R4-Type** format is for special three source register floating point instructions. Moreover, **I-Type** format is for operations between a

source register (rs1) and an 12-bit sign-extended immediate, while **B-Type** instructions are designed for conditional branches (where the branch type is specified in funct3). The LUI (Load upper immediate) operation, generally used to build 32-bit constants, is the typical instruction specified by the **L-Type**, meanwhile **J-Type** instructions encode a 25-bit target address as a PC-relative offset.

Describing in details the specification of every instruction is way out of the focus of this report and is already done with great details in the original paper [2].

In the end, just a mention to the fsr, a special register containing the status of floating-point operation, shown in Figure 4.



Figure 4: Floating-point status register

It makes possible to specify the rounding mode with a specific encoding as well as reading the status of the previous floating-point operation in the flag bits.

## 2.4 License

Until here the main features of RISC-V were summarized. Despite being a really well designed standard, this by itself does not explain the popularity of this ISA.

In fact, one of the main factor of his success is that RISC-V is provided under a **free open source** license that does not require fees to use.

This is quite unusual in the instruction set architectures world, that for a great majority are *proprietary* due to historical or business reasons. Companies like ARM, IBM and Intel have patents on their ISAs which prevent others from using them without licenses.

Negotiations for said licenses can take 6-24 months and can cost up to \$1M-\$10M, ruling out academia and other with small volumes. An ARM license, for instance, doesn't even let you design an ARM core; you just get to you *their* designs [3].

Some open-source ISA already existed but were not as popular and well designed as RISC-V is.

The birth of this standard enabled a **real free open market** of processor designs leading to:

- $\bullet\,$  greater innovation via free-market competition
- $\bullet\,$  shared open core designs
- processors becoming **affordable** for more devices

## 3 BSV

# 4 Processor designs

## References

- [1] Bluespec Compiler. URL: https://github.com/B-Lang-org/bsc.
- [2] Andrew Waterman et al. "The RISC-V Instruction Set Manual, Volume I: Base User-Level ISA". In: May 2011. URL: https://www2.eecs.berkeley.edu/Pubs/TechRpts/2011/EECS-2011-62.pdf.
- [3] David Patterson and Krste Asanovic. Instruction Sets Should Be Free: The Case For RISC-V. Aug. 2014. URL: http://www2.eecs.berkeley.edu/Pubs/TechRpts/2014/EECS-2014-146.pdf.