

Electronics and Communication Systems Master Degree in Computer Engineering year 2018/19

# Controller for a 7-segment Display

A VHDL implementation and a synthesis by means of Vivado

Riccardo Polini

## Contents

| 1 | Introduction                                   | 2  |
|---|------------------------------------------------|----|
| 2 | Architecture                                   | 3  |
|   | Code Description 3.1 Test Plans and Test Bench | 7  |
|   | 3.3 Synthesis                                  | 10 |

## 1 Introduction

The purpose of this project was to implement the description of a controller for a 7-segment display using VHDL code. Furthermore, it was required to synthetize the project by using the Vivado Software.



A user selects which one of the four segments to use through the digit\_select input and then alters the digit input in order to display the required number. The controller will read the digit\_select input and correctly enable the required display before setting it through the segments output line. The conversion between the BCD digit and the segments encoding happens according to the following truth table, found in most Electronics textbooks:

| Decimal<br>number | digit  | segments |
|-------------------|--------|----------|
| 0                 | 0000   | 1111110  |
| 1                 | 0001   | 0110000  |
| 2                 | 0010   | 1101101  |
| 3                 | 0011   | 1111001  |
| 4                 | 0100   | 0110011  |
| 5                 | 0101   | 1011011  |
| 6                 | 0110   | 1011111  |
| 7                 | 0111   | 1110000  |
| 8                 | 1000   | 1111111  |
| 9                 | 1001   | 1111011  |
| $\boldsymbol{x}$  | others | 0000000  |

As for the enable signal, the truth table is the following:

| digit_select | enable |
|--------------|--------|
| 00           | 1000   |
| 01           | 0100   |
| 10           | 0010   |
| 11           | 0001   |

## 2 Architecture

The architecture for this system is very simple. The inputs are received and processed according to the truth tables in order to produce the enable and the segments signals. The network updates its outputs only when the clock signal is on the rising edge and the reset signal is high (1). The final user will be able to attach this controller to a pre-made 7-segment display by just connecting the enable signal to the display's voltage port and the segments signal to the display's segments ports.

## 3 Code Description

Declaration of the various inputs/outputs:

```
entity controller is
1
        port (
2
                 clk : in std_logic;
3
                 reset : in std_logic;
                 digit : in std_logic_vector(3 downto 0); --BCD input
5
                 digit_select : in std_logic_vector(1 downto 0);
                 enable : out std_logic_vector(3 downto 0);
                 segments : out std_logic_vector(6 downto 0) -- 7 bit decoded output
             );
9
     end controller;
10
```

Now let's see the behaviour of the controller. A couple of internal signals are used to assign the binary code to the output variables segments and enable. As mentioned before, this only happens on the rising edge of the clock.

```
architecture bhv of controller is
1
2
     signal segments_signal : std_logic_vector(6 downto 0);
3
     signal enable_signal : std_logic_vector(3 downto 0);
6
         process(clk,reset) is
              begin
8
                                if(rising_edge(clk) and reset='1') then
9
                                --modify the signal according to the truth tables
10
                                case digit is
11
                                when "0000" => segments_signal <="1111110";</pre>
12
                                when "0001" => segments_signal <= "0110000";</pre>
                                 when "0010" => segments_signal <= "1101101";
14
                                when "0011" => segments_signal <= "1111001";</pre>
15
                                when "0100" => segments_signal <= "0110011";</pre>
16
                                when "0101" => segments_signal <= "1011011";</pre>
17
                                when "0110" => segments_signal <= "0011111";</pre>
18
                                when "0111" => segments_signal <= "1110000";</pre>
19
                                 when "1000" => segments_signal <= "1111111";</pre>
                                 when "1001" => segments_signal <= "1110011";
21
                                 when others => segments_signal <="00000000";
22
                                end case;
23
                                --update the actual output
25
                                segments <= segments_signal;</pre>
26
                                case digit_select is
28
```

```
29
                                 when "00" => enable_signal<="1000";
                                when "01" => enable_signal <= "0100";
30
                                 when "10" => enable_signal<="0010";
31
                                when "11" => enable_signal<="0001";</pre>
                                 when others => enable_signal<="0000";
33
                                end case;
34
35
                                --update the actual output
36
                                enable <= enable_signal;</pre>
37
                                end if;
              end process;
39
     end architecture bhv;
40
```

#### 3.1 Test Plans and Test Bench

In order to properly test for this component, I planned a test which consists in iteratively trying all the possible inputs and check them against the expected outputs.

The initial constants declarations consists in the following:

```
1
     ARCHITECTURE testbench OF controller_tb IS
2
             --constants declaration
3
             constant T_CLK : time := 100 ns;
             constant T_RESET : time := 5 ns;
             -- Simulation time
             constant T_sim : time := 1000 ns;
             constant N_segments : integer := 7;
9
10
             constant N_enable : integer := 4;
11
             --temporization signals
12
             signal clk_tb : std_logic := '0';
13
             signal rst_tb : std_logic := '0';
14
15
             --signal to stop the simulation
16
             signal stop_simulation : std_logic := '1';
17
18
             --input signals
19
                signal digit_tb : std_logic_vector(3 downto 0) := (others => '0');
             signal digit_select_tb : std_logic_vector(1 downto 0);
^{21}
22
             --output signals
23
             signal output_segments_tb : std_logic_vector(6 downto 0);
             signal output_enable_tb : std_logic_vector(3 downto 0);
25
```

Here is the main body of the testbench file:

```
begin
1
     controller_map:
2
              entity work.controller
3
              port map (
4
                       clk =>clk_tb,
5
                       reset =>rst_tb,
                       digit => digit_tb,
                       digit_select => digit_select_tb,
                       enable => output_enable_tb,
10
                       segments => output_segments_tb
              );
11
12
13
        clk_process :process
        begin
14
              rst_tb <= '1' after T_RESET;</pre>
15
              clk_tb <= '1';
16
              wait for T_CLK/2;
17
              clk_tb <= '0';
18
              wait for T_CLK/2;
19
20
        end process;
21
              --feed the simulated user inputs
22
        stim_proc: process
23
        begin
24
           for i in 0 to 9 loop
25
26
                       digit_tb <= conv_std_logic_vector(i,4);</pre>
                       digit_select_tb <= conv_std_logic_vector(i mod 4,2);</pre>
27
                         wait for T_CLK;
28
                         --T_{\_}CLK for ease of reading in the simulation diagram
29
                         --can be any value
30
           end loop;
31
32
        end process;
33
```

In order to test the behavior of the controller, I wrote a loop (lines 25-28) in which the input digit is incremented from 0 to 9 and the digit\_select input is also changed . This way I can verify all the configurations. More specifically, I can check against the truth tables a given input signal matches the output signal.

There is a delay at the end of the loop (line 28) which prevents the simulation from changing the inputs too fast. I re-ran the simulations with varying values of T\_CLK in order to ensure the correct functioning of the component.

## 3.2 Output



Figure 1: Output waveforms

The above plot shows the result of a simulation of the controller. It is immediate to note that the outputs are updated only on the rising edge of the clock. Also, the correctness of the controller is easily verified by double-checking the outputs with the truth table described in paragraph 1. In this case, the T\_CLK delay was set equal to a clock period therefore we can see that changes in the input signals are seen in output with a period of delay (red arrows).

#### 3.3 Synthesis

The synthesis of this component was performed by means of the Xilinx Vivado software suite. The only warning received during the **first** synthesis process was the following:



Figure 2: Synthesis Warnings

This warning indicates that there are no constraints specified for this project at this time. On following runs constraints were given therefore no warings were generated.

The synthesis process produced the following RTL structure:



Figure 3: RTL structure

The following step consisted in giving a clock constraint to the network and check the performances. After some trial and error, I gave the following clock constraint:

create\_clock period 2.250 name my\_clk waveform {0.000 1.125} [get\_ports
clk]

After this, I reloaded the synthesis (no warnings) and checked the Design Timing Summary which I report below.



Figure 4: Final Design Timing Summary

#### Where:

- WNS (Worst Negative Slack) is the critical path, corresponds to the worst slack of all the timing paths for max delay analysis.
- TNS (Total Negative Slack) is the sum of negative slack.
- WHS (Worst Hold Slack) corresponds to the worst slack of all the timing paths for min delay analysis.
- THS (Total Hold Slack) is the sum of negative hold slack paths.
- WPWS (Worst Pulse Width Slack) corresponds to the worst pulse width slack for (Min low pulse width, min high pulse width, min period, max period).
- TWPS (Total Worst Pulse Width) is the sum of all WPWS violations.

At this point we can compute the maximum operating frequency which is:

$$f_{\rm max} = \frac{1}{t_{\rm clk\_min}}$$

We know that the minimum clock is:

$$t_{\text{clk\_min}} = t_{\text{sup}} + t_{\text{prop}} + t_{\text{c\_q}} + t_{\text{slack}}$$

where:

- $\bullet$   $t_{\text{sup}}$  is the time during which the input shall be stable before the clock rising edge.
- $\bullet$  t<sub>prop</sub> is the propagation delay.
- $\bullet$   $t_{c\_q}$  is the time after the clock edge necessary for the stabilization of the output.
- t<sub>slack</sub> is the time that the data is stable.

Sice we want to minimize the clock we need to set  $t_{\rm slack}=0$ . This brings us to the conclusion that:

$$t_{\text{clk\_min}} = t_{\text{clk}} - t_{\text{slack}} = 22.5ns - 0.844ns = 21.656ns$$

Finally:

$$f_{\rm max} = \frac{1}{t_{\rm clk\_min}} = 46.18 MHz$$

## 4 Conclusions

All the steps were carried out without particular problems. The final product works as intended. To conclude this work, I will report the power utilization of the proposed design.



Figure 5: Final Design Timing Summary